# MOTOROLA POWER TRANSISTOR HANDBOOK - theory - design characteristics - applications This handbook has been compiled by the Applications Engineering Department of Motorola's Semiconductor Products Division. Edited by Ralph Greenburg, Group Leader Industrial Applications. This department is always available to help with application problems. first edition (Second Printing) # MOTOROLA POWER TRANSISTOR HANDBOOK theory, design characteristics and applications #### MOTOROLA Semiconductor Products Division, Inc. 5005 E. McDowell • Phoenix 10, Arizona Copyright 1961 by MOTOROLA, INC. Circuit diagrams are included as a means of illustrating typical power transistor applications, and the complete information necessary for constructional purposes is not necessarily given. The information in this handbook has been carefully checked, and is believed to be entirely reliable, but no responsibility is assumed for inaccuracies. Furthermore, such information does not convey to the purchaser of the semiconductor devices described any license under the patent rights of Motorola, Inc. or others. # CONTENTS | | p | ag | |--------------|-----------------------------------------------------------------|-----| | INTRO | DUCTION | 1 | | СНАРТ | TER I SEMICONDUCTOR ELECTRONICS | 3 | | СНАРТ | TER II TRANSISTOR CHARACTERISTICS | 9 | | | | | | 2-1 | MECHANICAL CHARACTERISTICS ELECTRICAL & THERMAL CHARACTERISTICS | | | 2-2<br>2-3 | CHARACTERISTIC CURVES | | | 2-3<br>2-4 | SPECIAL SPECIFICATIONS | | | 2-4 | CURRENT GAIN FREQUENCY CUTOFF | | | 2-6 | SWITCHING CHARACTERISTICS | | | 2-0 | COLLECTOR CUTOFF CURRENT | | | 2-8 | EMITTER CUTOFF CURRENT | | | 2-9 | COLLECTOR SATURATION VOLTAGE | | | 2-10 | COLLECTOR BREAKDOWN VOLTAGE | | | 2-11 | POWER TRANSISTOR CHARACTERISTIC CURVES | | | 2-12 | MAXIMUM RATINGS | | | 2-13 | MAXIMUM POWER AND TEMPERATURE | | | 2-14 | PULSE POWER DISSIPATION EFFECTS | | | 2-15 | MAXIMUM VOLTAGE AND CURRENT | | | | IN POWER TRANSISTORS | | | 2-16 | SECOND BREAKDOWN VOLTAGE | | | 2-1 <i>7</i> | LOAD LINE ANALYSIS | | | 2-18 | PUNCH-THROUGH VOLTAGE | | | 2-19 | SPECIFIC RELIABILITY AREAS | 36 | | СНАРТ | TER III POWER AMPLIFIERS | | | 3-1 | BIAS CONSIDERATIONS | 45 | | 3-2 | STABILITY | | | 3-3 | RESISTIVE BIAS DESIGN EQUATIONS | | | 3-4 | DESIGNING WITH A THERMISTOR | | | 3-5 | DIODE STABILIZATION | | | 3-6 | TESTING OF STABILITY | | | 3-7 | THERMAL RUNAWAY | | | 3-8 | BASIC POWER AMPLIFIERS (Class A) | | | 3-9 | DISTORTION (Class A) | | | 3-10 | EFFICIENCY (Class A) | 69 | | 3-11 | PUSH-PULL AMPLIFIERS (Class A, AB, and B) | | | 3-12<br>3-13 | PUSH-PULL CIRCUIT EFFICIENCY | | | 3-13<br>3-14 | AMPLIFIER DESIGN PROCEDURES | | | 3-14 | MISCELLANEOUS CIRCUITS | 82 | | 3-15 | AMPLIFIER APPLICATIONS | | | 3-10<br>3-17 | A 2-WATT HIGH-FIDELITY AMPLIFIER | | | 3-18 | A 10-WATT HIGH-FIDELITY AMPLIFIER | 94 | | | | - + | | CHAPT | TER IV POWER TRANSISTOR | page | |------------|-------------------------------------------------------------|------| | | SWITCHING APPLICATIONS | | | 4-1 | SWITCHING CHARACTERISTICS | 101 | | 4-2 | SWITCHING CHARACTERISTICS OF | 100 | | | MOTOROLA POWER TRANSISTORS | | | 4-3 | SWITCHING LOSSES DC-TO-AC INVERTERS AND DC-TO-DC CONVERTERS | 110 | | 4-4<br>4-5 | 700-WATT CONVERTERS AND DC-10-DC CONVERTERS | | | 4-5<br>4-6 | AN EFFICIENT TWO STAGE DC-TO-DC CONVERTER | 121 | | 4-7 | LOW POWER DC-TO-DC CONVERTER CIRCUITS | | | 4-8 | 50-WATT 110-VOLT AC SOURCE FOR AUTOMOBILES | | | 4-9 | 400-CPS 3-PHASE OSCILLATOR AND AMPLIFIER | | | 4-10 | DC-TO-AC VARIABLE FREQUENCY INVERTER | | | 4-11 | 6-VOLT D-C TO 6-KV A-C INVERTER | 128 | | 4-12 | POWER DRIVE TIME-BASE GENERATOR (Flasher) | | | 4-13 | HORIZONTAL TV DEFLECTION SYSTEM | 130 | | СНАРТ | TER V ELECTRONIC IGNITION SYSTEMS | 135 | | 5-1 | INTRODUCTION | | | 5-2 | SEMICONDUCTOR APPLICATIONS TO | | | | AUTOMOTIVE IGNITION SYSTEMS | 135 | | 5-3 | PERFORMANCE REQUIREMENTS OF AN IDEAL SYSTEM . | 136 | | 5-4 | THE CONVENTIONAL SYSTEM | | | 5-5 | TRANSISTOR SWITCHING | | | 5-6 | HIGH-VOLTAGE OSCILLATOR | | | 5-7 | CAPACITOR STORAGE SYSTEM | | | CHAPT | | | | 6-1 | INTRODUCTION | 141 | | 6-2 | PARALLEL OPERATION | | | 6-3 | SERIES OPERATION | | | 6-4 | COMPOUND CONNECTIONS | | | 6-5 | BRIDGE CONNECTIONS | 147 | | СНАРТ | TER VII POWER SUPPLIES AND | | | | POWER RECTIFICATION | | | 7-1 | INTRODUCTION | 149 | | 7-2 | RECTIFIER CHARACTERISTICS OF GERMANIUM POWER TRANSISTORS | 140 | | 7-3 | THE POWED TRANSISTOR AS A | | | ,,-0 | GENERAL PURPOSE RECTIFIER | 151 | | 7-4 | PEAK INVERSE VOLTAGE | | | 7-5 | POWER CONTROL | 152 | | 7-6 | ELECTRONIC FILTER (Capacitance Multiplication) | 154 | | 7-7 | REGULATED LOW-VOLTAGE POWER SUPPLIES | 155 | | CHAPT | TER VIII TRANSISTOR TESTING | 159 | | CHAPT | TER IX TRANSISTOR SPECIFICATIONS | 165 | | 9-1 | SELECTION CHARTS | | | 9-2 | TYPICAL DATA SHEET INFORMATION | 166 | | 9-3 | ABBREVIATIONS AND SYMBOLS | 169 | | 9-4 | SPECIFICATIONS SPECIFICATIONS | 173 | | | POWER TRANSISTOR CROSS REFERENCE LIST | 204 | | INDEX | TOWER TRANSISTOR CROSS REFERENCE EIGT | | | | | | #### INTRODUCTION This handbook is intended as a single source of much-needed information covering the proper design of power transistor circuits, specific circuit applications, and areas of promise for future transistor circuit development. The information presented here will be helpful to the design engineer, development engineer, hobbyist, and experimenter. The power transistor is an extremely efficient and versatile device. Capable of handling large amounts of power, it is nevertheless very compact physically. Circuits have been designed to solve any practical combination of voltage, current, and power requirements. Usable transistor circuits have been designed for series operation at 300 volts and higher, and for parallel operation at current levels exceeding 1000 amperes. One of the first applications of the power transistor was as a replacement for the power output stage in automobile radios. Since the power transistor could work directly from the 12-volt vehicular battery, the vibrator power supply was eliminated. Other early applications for the power transistor were as a replacement for dynamotors or vibrators in D-C to D-C converters. The power transistor was, in fact, one of the first semiconductor devices to achieve widespread application and production. The diamond-shaped germanium power transistor developed by Motorola in 1954 demonstrated excellent power-handling characteristics as well as a new standard of high reliability. Today, power transistors are found in many types of power supplies, TV sweep circuits, electronic automobile ignition systems, audio amplifiers, and industrial control applications. There are more than 10 million Motorola power transistors in field use, and it is conservatively estimated that these units have registered more than 10 billion hours of operation under extreme environmental operating conditions. Failures have been negligible. Refinements are continually being made in transistor design and application. For example, Motorola now specifies all of its industrial germanium power transistors for continuous operation at junction temperatures of 100°C. This is a conservative rating, to assure the ultimate in transistor life and reliability. High-temperature storage life tests have been conducted on Motorola units at 125°C without detrimental effects. It is important that the circuit design engineer thoroughly understand the operating characteristics and ratings of power transistors. It is the purpose of this handbook to provide the background necessary to utilize the characteristics and ratings in designing circuits which will provide completely reliable operation and permit the benefits of transistorized circuits to be more widely utilized. #### CHAPTER I # Semiconductor Electronics The transistor has unique amplification characteristics resulting from the electrical properties of a class of elements and compounds known as semi-conductors. Semiconductors are so called because they display conductive characteristics intermediate between metals (which are good electrical conductors) and insulators (which are very poor conductors). At the present time the chemical elements most often used as the basic material in semiconductor devices are germanium and silicon. Both are in Group IV of the periodic table and have four valence electrons in the outer shell. In the crystalline space lattice these electrons join with the valence electrons of neighboring atoms to form a completely saturated system of covalent bonds. This structure is represented schematically in Figure 1-1A. The structure is identical for both germanium and silicon. Since all the electrons are locked in place in this structure, there are no free electrons to impart conductivity. These materials when very pure are poor electrical conductors, although thermal effects may give a few electrons enough energy to break their bonds and by drifting to conduct electricity in an applied field. The spaces vacated by such electrons—called "holes" in semiconductor terminology—leave a net positive charge on the associated atom. These atoms are not free to move, hence the charge cannot drift with an applied field. However, the atoms may capture a free electron drifting by in a process known as recombination. The captured electron may have originated from another nearby bond, in which case that hole may be said to have moved, thus imparting conductivity. The conductivity is greatly enhanced by adding controlled amounts of certain impurities. For example, the addition of small amounts of antimony to the pure germanium imparts relatively high conductivity. In this case extra or free electrons are introduced into the semiconductor since the antimony, called a donor impurity, has five valence electrons, only four of which can be shared in the covalent bonds (see Figure 1-1B). This extra electron is free to drift, ionizing the impurity atom. Materials with these excess electrons are called N-type materials. Phosphorus, also a pentavalent element, is generally used as the N-type impurity agent for silicon. When a trivalent element such as indium is added to germanium (or boron to silicon), the three valence electrons are taken up in the covalent bonds leaving one of the electron bonds in the parent atom unsatisfied. In this manner a positively charged hole exists which can capture electrons drifting by. This is known as P-type material (Figure 1-1C). Both N- and P-type materials are used in transistors and other semiconductor devices. When P- and N-type materials are brought together, a PN junction is created. In actual practice the PN junction is formed by growing a crystal of either P- or N-type material and in one area alloying or diffusing-in the type of impurity required to create the opposite type of material. When indium is alloyed into the N-type germanium, a small amount of the indium penetrates the germanium and overrides the effect of the antimony, causing areas of the semiconductor slab to become doped P-type. Although both P- and N-type materials are neutral in charge, the excess electrons in the N-type material are able to cross the interface and combine with the holes in the P-type material. When this occurs, the impurity atoms become ionized. The N-type, upon losing an electron, becomes positively charged and the P-type impurity atom, upon receiving an electron, becomes negatively charged. These ions then form a potential barrier which is negative on the P side and positive on the N side. This potential barrier inhibits further flow of charges across the interface and a state of equilibrium is reached. (See Figure 1-2.) Figure 1-1 — Lattice Structure of Semiconductor Materials Figure 1-2 — Charge Distribution of PN Junction It should be noted that the entire crystal is still electrically neutral but a sharp potential difference exists across the interface. At a given temperature only a certain number of electrons will have enough energy to diffuse across this barrier. To increase the number of electrons that cross the interface, it is necessary to decrease this potential barrier. This can be done by applying a forward bias, using a battery with the positive terminal connected to the P side and the negative terminal connected to the N side. Then some of the ions on both sides lose their charge thereby lowering the barrier potential, as shown in Figure 1-3. Figure 1-3 — Forward Bias of PN Junction In Figure 1-4 we have an NP junction with a reverse bias applied: that is the negative terminal of the battery is connected to the P-type material and the positive terminal is connected to the N-type material. The result is an increase in the number of ionized atoms on each side of the interface. Consequently the barrier potential has been increased and the diffusion of charges across the interface is greatly reduced. Figure 1-4 — Reverse Bias of NP Junction When PN and NP junctions are combined, with the N-type region common to both as shown in Figure 1-5, a PNP transistor is created. With a forward bias applied to the PN junction, the number of carriers from the P region (or emitter) which diffuse into the N region (or base) can be modulated by varying the forward bias. If the thickness of the N region or base is small enough, the diffusion of positive carriers will continue through the NP interface. With a reverse bias applied across the NP interface, there is little resistance to the flow of positive carriers. Some of the positive carriers combine with electrons that have entered from the base lead, creating a slight base current flow, I<sub>R</sub>. However, Figure 1-5 — Potential Profile of PNP Transistor #### Semiconductor Electronics the great majority of positive carriers cross through the collector region into the external circuit. Note that the purpose of the collector bias voltage is not to create current flow but to allow usable power to be delivered to the load resistance. The transistor can be shown to have power gain since a small input power can control a large load power. Consider input power as $I_{\rm E}{}^2R_{\rm in}$ , where $R_{\rm in}$ is the input resistance of the emitter-base junction. Load power is $I_{\rm C}{}^2R_{\rm L}$ and power gain is $$G = \frac{P_o}{P_{in}} = \frac{I_C^2 R_L}{I_E^2 R_{in}}.$$ The emitter-base junction input resistance may be as low as a fraction of an ohm while the typical load resistance may be a thousand times as great. This explains why a transistor can provide a large power gain. The ratio of $I_{\rm C}/I_{\rm E}$ is called the common-base current gain, $h_{\rm fb}$ , which is normally 0.95 - 0.99. To attain higher power gains it is only necessary to increase $R_{\rm L}$ , as long as there is a specific minimum voltage maintained across the collector and base under D-C and A-C conditions. In the case of an A-C input, the collector voltage swings from a very low to a very high value, approaching the battery voltage. The gain is also a function of the emitter material, base width, and geometry of the device, especially the ratio of collector diameter to emitter diameter. There is a limit to the maximum voltage which can be placed across a junction; additional voltage will cause the charges to avalanche and become dependent upon voltage. At this point, which is known as the breakdown voltage, there is no longer any control of the transistor. This condition is not destructive, however, as long as the current is limited below the safe power point. Figure 1-6 — Power Transistor Construction #### Semiconductor Electronics The P-type emitter is heavily doped and contains a large excess of holes or positive carriers. The N-type base contains a moderate excess of electrons and the collector a small excess of holes. The interfaces between the regions of different types are considered to be very abrupt and thin, and base width, W, very small compared to the junction diameters. Since there are many more holes at the interface of the P-type than there are electrons in the N-type, there is a high probability that many holes will penetrate the barrier and diffuse into the base. These will diffuse into the collector because of the very narrow base spacing. The most common form of transistor is the PNP alloy-junction germanium type. These are fabricated by alloying a suitable impurity into both sides of the die. Other junction-forming techniques include barrier layer, diffused, grown junction, and mesa methods. These procedures are also used to produce NPN transistors. In manufacturing the transistor, contacts to the die and junctions are made with wires or pins extending through a protective cover. The base contact is made to the N-type germanium die; the two junction contacts (called emitter and collector) are connected to the P-type alloyed regions. The transistor shown in Figure 1-6 is a power transistor which will amplify, control, and dissipate relatively large amounts of power. These features are a result of the design geometry and the particularly efficient means provided to conduct heat away from the semiconductor junction. The following chapter describes the physical and electrical characteristics of these versatile devices. # CHAPTER II Transistor Characteristics . . . Mechanical . . . Electrical Thermal . . . Characteristic Curves . . . Maximum Ratings # 2-1 — Mechanical Characteristics The mechanical characteristics of power transistors are primarily concerned with the physical structure of the device. The single-ended diamond-shaped (TO-3) package was introduced by Motorola in 1955. The straight pins of this package facilitated socket mounting through a heat sink. The TO-3 package has since become one of the industry standards. Sockets generally are not usable with currents of 10 amperes and above due to contact voltage drops and excessive heating losses. The TO-41 package which has the same shape as the TO-3 is available and provides solder lugs for #12 wire to minimize contact losses. A more recent power package, the low silhouette TO-36 supplied by Motorola, is shown in Figure 2-1B. Figure 2-1 — Typical Outline Dimensions To accomplish heat transfer, Motorola power transistors employ a copper mounting base to which the collector junction is soldered. (This feature will be discussed further under thermal resistance, Section 2-13). Because the collector of the transistor mechanically and electrically contacts the mounting base, the case serves as the collector terminal. The base and emitter pin terminals project through the mounting base and are insulated from it by glass "feed-throughs", which also provide a hermetic seal around the lead. The transistor assembly is completely sealed from external environment by a cap which is either hot or cold welded to the mounting base. While physical appearance may vary with the type of weld employed, the functioning of the seal is the same in either case. # 2-2 — Electrical & Thermal Characteristics To design a circuit, the engineer must take into account the various inherent electrical and thermal characteristics of transistors. A transistor consists of two PN junctions sharing a common, single-crystal base region. Figure 2-2 shows a typical PNP transistor, with the emitter PN junction forward-biased (positive on the emitter) and the collector PN junction reverse-biased (negative on the collector). As the voltage $V_{\rm BE}$ across the emitter junction is varied, the number of "charge carriers" to the collector also varies. Thus by changing the input voltage, the output current is changed. There are certain basic electrical properties of transistor junctions which account for the relation between input voltage and current and output current and voltage. This relation can be shown by using the classical "black box" (Figure 2-3). Figure 2-3 — Black Box Equivalent of Transistor Figure 2-2 — Typical Biasing of PNP Transistor If the transistor is represented as the "black box", then the relationships of the various voltages and currents may be represented by a number of circuit equations. When the output is short-circuited and the input open-circuited, the parameters which relate voltage to current are called "hybrid" or "h" parameters. The "h" parameter equations are: $$v_1 = h_{11}i_1 + h_{12}v_2$$ , and (2-1) $$i_2 = h_{21}i_1 + h_{22}v_2. (2-2)$$ When $v_2 = 0$ (Short Circuit output), Transistor Characteristics . . . Mechanical . . . Electrical Thermal . . . Characteristic Curves . . . Maximum Ratings Then $$h_{11} = \frac{V_1}{i_1}$$ , and (2-3) $$h_{21} = -\frac{i_2}{i_1} \,. \tag{2-4}$$ When $i_1 = 0$ (Open Circuit input), Then $$h_{12} = \frac{V_1}{V_2}$$ , and (2-5) $$\mathbf{h}_{22} = \frac{\mathbf{i}_2}{\mathbf{v}_2} \,. \tag{2-6}$$ The subscript "11" represents the input (i), "21" a forward transfer (f), "12" a reverse transfer (r), and "22" the output (o). Conventional terminology of "h" parameters for small signal conditions is as follows: Input impedance (ohms) $$h_i = \frac{\partial v_1}{\partial i_1}$$ (2-7) Forward current gain $$h_{t} = \frac{\partial i_{2}}{\partial i_{1}}$$ (2-8) Reverse voltage ratio $$h_r = \frac{\partial v_1}{\partial v_2} \tag{2-9}$$ Output admittance (mhos) $$h_o = \frac{\partial i_2}{\partial v_2}$$ (2-10) The normal mode of operation is common emitter, signified by the addition of subscript "e"; for example, small-signal common-emitter current gain is $h_{fe}$ . Similarly, common base is signified by a "b" subscript, and common collector by a "c". In addition to small-signal "h" parameters, large-signal and DC "h" parameters are commonly encountered. All of these are defined in Table 2-1 TABLE 2-1 ("h" PARAMETERS FOR COMMON-EMITTER CIRCUIT) | Description | Small Signal | Large Signal | DC | |------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------| | Input Resistance | $h_{1e} = \frac{\partial V_{EB}}{\partial I_{B}}$ | $\mathbf{H}_{\mathrm{IE}} = \frac{\Delta \mathbf{V}_{\mathrm{EB}}}{\Delta \mathbf{I}_{\mathrm{B}}}$ | $h_{\rm IE} = \frac{V_{\rm EB}}{I_{\rm B}}$ | | Current Gain | $\mathbf{h_{te}} = \frac{- \mathbf{\Im I_C}}{- \mathbf{\Im I_C}}$ | $H_{ ext{FE}} = rac{\Delta I_{ ext{C}}}{\Delta I_{ ext{B}}}$ | $*h_{\text{FE}} = \frac{I'_{\text{C}} - I_{\text{CBO}}}{I'_{\text{B}} + I_{\text{CBO}}}$ | <sup>\*</sup>Where I'<sub>C</sub> and I'<sub>B</sub> are the values read on a meter. Since power transistors are usually operated at nearly short-circuit (AC) output, the $h_{ie}$ and $h_{fe}$ parameters are specified and may be used directly for circuit design. Because the input is rarely open-circuited, $h_{re}$ and $h_{oe}$ are seldom specified in data sheets on power transistors. ## 2-3 — Characteristic Curves Static or DC curves relating input conditions, transfer functions, and output conditions show how the emitter and collector junctions control the output current. Some typical characteristic curves for Motorola power transistors appear later in this section. The "h" parameters can be obtained from the particular curve representing the same information because they are merely the slope at any point. For example, $h_{\rm fe}$ may be obtained from the $I_{\rm C}$ vs $I_{\rm B}$ curve as shown in Figure 2-6. In addition to the "black box" information, other PN junction characteristics can be represented by a plot of variables. Such things as leakage current and breakdown voltage of the collector are best represented graphically. The effects of temperature on these curves are seen by plotting the curves at several different temperatures. Thus it is possible to completely characterize a transistor by "black box" theory, and voltage, current, and temperature plots. (It will be shown in Section 2-12 that curves also provide a visual description of the maximum ratings of the transistor.) Of course, static curves do not give any frequency information. The frequency cutoff point will be defined in Section 2-5. # 2-4 — Special Specifications End use determines the special Power Gain, Transconductance, and Distortion specifications associated with certain transistors. For example, the Motorola 2N176 Power Transistor was designed for use in the power output stage of automobile radios and hence requires a power gain specification in a specific circuit. Also distortion specification is required for this audio output stage. With switching transistors the important characteristics are DC or large-signal current gain and input resistance. In the latter case however, it is simpler to specify transconductance instead of input resistance. Transistor transconductance is defined as the ratio of collector current to base-emitter voltage, or: $$g_{FE} = \frac{I_C}{V_{EB}} \quad \text{ (note that } g_{FE} = \frac{h_{FE}}{h_{IE}} \text{)}.$$ # 2-5 — Current Gain Frequency Cutoff Current gain frequency cutoff ( $f_{ae}$ ) for the common emitter configuration, (also called the beta cutoff frequency) is the frequency where the small-signal, forward-current gain is .707 of the current gain value to be found at a given reference frequency. The .707 point represents a 3 db reduction in current gain. The cutoff frequency is usually between 5kc and 10kc for power transistors. The common base frequency cutoff, $f_{ab}$ , (generally not specified for power transistors) is approximately equal to $h_{fe}$ times $f_{ae}$ . # 2-6 — Switching Characteristics Switching characteristics involve delay time, rise time, storage time, and fall time. These time periods are derived from a display of the output pulse and a standard input pulse on an oscilloscope. Figure 2-4 is typical of such a display. In audio switching applications, nonsaturated rise and fall times $t_r$ and $t_f$ are related to $f_{\alpha e}$ according to the following empirical relations: $$t_r \times f_{ae} = .3 \tag{2-11}$$ $$t_f \times f_{aa} = .6 \tag{2-12}$$ where $t_r = \text{nonsaturated rise time}$ , the 10% to 90% points in microseconds, $t_r$ = nonsaturated fall time, the 10% to 90% points in microseconds, and $f_{ae}$ = common emitter cutoff frequency, cps. Figure 2-4 — Pulse Response Times # 2-7 — Collector Cutoff Current Collector cutoff current, $I_{\rm CBO}$ , (sometimes shortened to $I_{\rm CO}$ ) is the small current that flows from the collector to the base because of the inverse collector potential, which exists when the transistor is cut off. This current is caused by random diffusion of charge carriers across the collector junction, plus leakage currents across the surface of the germanium die that composes the transistor assembly. Every transistor type has a maximum cutoff current value which helps define the range in which it can be used. Typical value of cutoff currents are much less than the maximum value given on data sheets. $I_{\rm CBO}$ is one of the transistor parameters that is extremely temperature sensitive. Because power transistors generally operate at very high junction temperatures, changes in $I_{\rm CBO}$ at these temperatures can greatly affect stability. The leakage component of $I_{\rm CBO}$ is voltage dependent and therefore the total $I_{\rm CBO}$ is a function of voltage and temperature. Variation of $I_{CBO}$ with temperature and voltage, for a typical transistor is shown in Figure 2-5. At a given temperature and for a given collector junction area, diffusion (or saturation) component of $I_{CBO}$ varies directly with base resistivity, the greater the resistivity, the greater the diffusion component. Thus this component is larger with higher voltage devices which have higher base resistivity. # 2-8 — Emitter Cutoff Current Emitter cutoff current ( $I_{\rm EBO})$ varies in the same manner as $I_{\rm CBO}$ and the curves are similar. # 2-9 — Collector Saturation Voltage Collector saturation voltage, $V_{\rm CE~sat}$ , (Figure 2-9) is the minimum voltage necessary to sustain normal transistor action at a particular collector current. At this point the emitter-base voltage equals the collector-emitter voltage. At collector voltages lower than $V_{\rm CE~sat}$ the base-collector diode is forward-biased and the current-voltage relationship changes abruptly. Thus the saturation voltage is the minimum collector-emitter voltage required to maintain full conduction when enough base drive is supplied. Further application of base drive will reduce $V_{\rm CE~sat}$ with diminishing effect. Since the $V_{\rm CE~sat}$ vs $I_{\rm C}$ curve is almost a straight line, some transistor manufacturers list the characteristic as saturation resistance $(r_{\rm CE~sat})$ . $V_{\rm CE~sat}$ is part of the output characteristic curve as shown in Figure 2-9. # 2-10 — Collector Breakdown Voltage Collector breakdown voltage is the inverse voltage at which the collector junction current begins to avalanche. Under some conditions of operation, especially with inductive loads, the actual voltage appearing at the collector may for a brief time greatly exceed the collector supply voltage, therefore the effects of inductive transients and surges must be taken into consideration. Different types of breakdown voltage characteristics are defined and discussed in Sections 2-16 - 2-19. # 2-11 — Power Transistor Characteristic Curves | The important cl | haracteristic curves are as follows: | | | |------------------|------------------------------------------------------------------------------------|--------------------------------|--| | Temperature | Collector cutoff current vs temperature | (Figure 2-5) | | | Transfer | Collector current vs base current | (Figure 2-6) | | | Transfer | Collector current vs base-emitter voltage | (Figure 2-7) | | | Input | Base current vs base-emitter voltage | | | | Output | Collector current vs collector-to-emitter voltage with base current family | (Figure 2-8)<br>(Figure 2-9) | | | Output | Collector current vs collector-to-emitter voltage with base-emitter voltage family | | | | Temperature | Current gain vs collector current and tempe | erature | | | | | (Figure 2-10)<br>(Figure 2-11) | | | Temperature | Temperature Transconductance vs collector current and temperature | | | Some typical curves for Motorola devices, with an indication of their usefulness, are shown here. The composite curve of Figure 2-12 is an example of how transistor characteristic curves may be used to obtain input to output waveshape relations in a single-ended Class "A" audio amplifier. Figure 2-5 — Collector Cutoff Current Versus Collector to Base Voltage and Temperature, 2N1531 Figure 2-6 — Collector Current Versus Base Current, Motorola 2N1162-1167 Figure 2-7 — Collector Current Versus Base-to-Emitter Voltage, Motorola 2N1162-1167 Figure 2-8 — Typical Output Characteristics, Motorola 2N1530 Figure 2-9 — Output Characteristics, Saturation Region, Motorola 2N351A Figure 2-10 — Current Gain Versus Collector Current Figure 2-11 — h<sub>FE</sub> Versus Temperature Figure 2-12 — Composite Curve of $V_{\rm EB}\text{-}I_{\rm B}$ and $I_{\rm C}$ The input characteristics of a transistor (base-emitter) are also affected by temperature. The manner in which $V_{\rm BE}$ changes with temperature depends on several transistor characteristics. The equivalent input circuit shown in Figure 2-13 will help demonstrate why $V_{\rm BE}$ can have either negative or positive temperature coefficient. Figure 2-13 — Input Equivalent Circuit The relations of base-to-emitter voltage, $(V_{BE})$ can be expressed as: $$V_{BE} = (I_B - I_{CBO}) R_{BB'} + V_{B'E}, \text{ or}$$ (2-13) $$V_{BE} = \frac{I_{C}}{h_{FE}} R_{BB'} - I_{CBO} R_{BB'} + V_{B'E}$$ (2-14) The $I_{CBO}$ function has a positive temperature coefficient whereas the emitter diode voltage $(V_{B/E})$ has a negative one. Both of these reduce $V_{BE}$ as temperature increases, causing the external base-emitter voltage to have a greater negative temperature coefficient than the internal junction $(V_{B/E})$ alone. The current gain term can have positive or negative temperature effects depending on the level of collector current. Thus the term $\frac{I_C}{h_{\rm FE}}$ $R_{\rm BB}$ , can have a positive or negative coefficient. At some current levels the effects can cancel each other and $V_{\rm BE}$ will then be independent of temperature. Figure 2-14 — Percent Change of Base-to-Emitter Voltage Versus Mounting Base Temperature, Motorola 2N375 The $V_{\rm BE}$ vs temperature curve for the Motorola 2N375 transistor is shown in Figure 2-14. Note that somewhere between $I_{\rm C}=1$ and 3 amps, $V_{\rm BE}$ is constant. If the $V_{\rm BE}$ vs temperature curve is a reasonably straight line, the $V_{\rm BE}$ temperature coefficient can be plotted as in Figure 2-15. Figure 2-15 — Base-to-Emitter Voltage Change Versus Collector Current, Motorola 2N375, 2N1165 # 2-12 — Maximum Ratings There are generally four maximum ratings given to a power transistor. These are: - 1. Maximum power dissipation - 2. Maximum collector junction temperature - 3. Maximum collector current - 4. Maximum collector voltage Ratings 1 and 2 are related by the thermal characteristics of the device. Ratings 3 and 4 form a zone of reliable $V_{\rm C}-I_{\rm C}$ operating areas. The following sections describe in detail operation characteristics within these maximum ratings. # 2-13 — Maximum Power and Temperature Maximum power and junction temperature are related since junction temperature rise is caused by power dissipation. The maximum allowable junction temperature is 100°C for Motorola germanium power transistors. This 100°C rating is based upon long term continuous operation at this temperature. Production life tests are made with the transistor held at 100°C for 500 to 1,000 hours and even longer time periods. Only a slight degradation in performance is allowed at the end of this test. For shorter intervals of time it is obvious that the transistor will withstand temperatures higher than 100°C. One of the limitations is the melting point of indium which is 156°C. There is also a slight softening of the junction at approximately 125°C. The average power dissipation may be approximated as: $$P_{D} = I_{E}V_{CE} \tag{2-15}$$ For a given power level this equation will plot as a hyperbolic curve as illustrated in Figure 2-8. The power dissipation is related to junction temperature by a thermal coefficient which is usually called thermal resistance. The term thermal resistance arises from converting heat effects to an equivalent electrical analogy. In the analogy, the following conversions exist: | Thermal | Symbol | Units | Electrical | |---------------------|---------------------|----------|-----------------------------| | Power Dissipation | P <sub>D</sub> | Watts | Constant current generation | | Temperature Rise | $\Delta \mathbf{T}$ | °C | Voltage rise | | Thermal Resistance | $oldsymbol{ heta}$ | °C/W | Resistance | | Thermal Capacitance | $\mathbf{C}$ | W-sec/°C | Capacitance | | (Specific heat) | | · | | In the steady state case, the equivalent circuit will be as detailed in Figure 2-16. Figure 2-16 — Thermal-to-Electrical Analogy The equivalent electrical circuit yields to Kirchoff's Law and the following equations result: $$T_{J} = P_{D} \theta_{JC} + P_{D} \theta_{CS} + P_{D} \theta_{SA} + T_{A}$$ (2-16) $$T_{J} = P_{D} \left( \theta_{JC} + \theta_{CS} + \theta_{SA} \right) + T_{A}$$ (2-17) Let $$\theta_{IA} = \theta_{IC} + \theta_{CS} + \theta_{SA}$$ (2-18) where $\theta_{JA}$ is total thermal resistance (junction to ambient) $\theta_{\rm JC}$ is transistor thermal resistance (junction to case) $\theta_{\rm CS}$ is insulator thermal resistance (case to heat sink) $\theta_{\rm SA}$ is heat sink thermal resistance (heat sink to ambient) then $T_J = P_D \theta_{JA} + T_A$ (2-19) (Note that the junction temperature "floats" upon the ambient temperature) The thermal resistance of the transistor is the sum of the thermal resistances in the heat conduction path from collector junction to the surface of the mounting base. Motorola industrial power transistors in the TO-3 case have $0.8^{\circ}\text{C/W}$ maximum thermal resistance or less. The automotive power units are designed with a thermal resistance of $1.2^{\circ}\text{C/W}$ maximum. The maximum power and temperature ratings of the transistor may be represented by a derating curve as shown in Figure 2-17 where the solid line is a negative derating slope equal to transistor thermal resistance ( $\theta_{\text{IC}}$ ). Figure 2-17 — Power-Temperature Derating Curve In the practical situation the ambient temperature is the uncontrolled variable and the junction temperature must be controlled by the thermal resistance of the heat sink. The heat sink thermal resistance is dependent upon the type of material (usually aluminum), shape, thickness, color, area, temperature and air flow. The minimum value of $\theta_{\rm SA}$ may be calculated from the following equation: $$\theta_{\rm SA} = \frac{T_{\rm J\ max} - T_{\rm A}}{P_{\rm D}} - \theta_{\rm CS} - \theta_{\rm JC} \tag{2-20}$$ As an example: $$\begin{split} \mathbf{P_D} &= 10 \text{ watts (total dissipation)} \\ \theta_{\mathrm{CS}} &= 0.6 ^{\circ} \mathrm{C/W (mica insulator)} \\ \theta_{\mathrm{JC}} &= 0.8 ^{\circ} \mathrm{C/W (industrial power transistor)} \\ \mathbf{T_{\mathrm{J}}}_{\mathrm{max}} &= 100 ^{\circ} \mathrm{C} \\ \mathbf{T_{\mathrm{A}}} &= 50 ^{\circ} \mathrm{C} \\ \theta_{\mathrm{SA}} &= \frac{100 - 50}{10} - .4 - .8 = 3.8 ^{\circ} \mathrm{C/W}. \end{split}$$ Motorola provides a heat sink, Type MS-10, which would be applicable to this example. It has a $\theta_{\rm SA}=2.75\,^{\circ}{\rm C/W}$ at the 10-watt level. The MS-10 heat sink is illustrated in Figure 2-18. MK-20 Figure 2-18 — Transistor Heat Sink MS-10 The most convenient and satisfactory way to mount the Motorola power transistors to the heat sink is with a Motorola Mounting Kit MK-10, MK-15, or MK-20. These kits provide a high-quality power transistor socket, mounting screws, a transistor insulating washer, drilling template and mounting instructions. Table 2-2 lists the various kits and the thermal resistance ( $\theta_{CS}$ ) of the insulators. Typical Mounting Thermal Resistance Kit No. **Insulating Washer** ( $\Theta_{CS}$ ) °C/W (includes contact resistance) With DC4\* Dry No insulator 0.20 0.10 MK-10 Teflon 1.45 0.80 MK-15 Mica 0.80 0.40 TABLE 2-2 MOTOROLA MOUNTING KITS 0.40 0.35 Anodized Aluminum The teflon insulator is very durable and heat resistant but is somewhat inferior in heat conductivity and is not as strong mechanically as the mica and aluminum insulator. The mica and anodized aluminum washers are recommended for good thermal conduction. However, mica is subject to flaking and cracking and the anodized aluminum to scratching or denting. Scratching of both sides may result in penetration of the thin insulating layer with consequent electrical shorting. An exploded view of the mounting method using these kits is given in Figure 2-19. Power transistors which are equipped with solder lugs on the pins cannot be used with the standard sockets. These may be mounted to a heat sink by bolting directly to the metal, or by using any of the insulating washers recommended in the mounting kits. When insulating washers are used, the bolts also must be insulated from either the transistor case or the heat sink. This may be accomplished by using a suitable fibre shoulder washer. An alternative method is to insulate the individual heat sinks. A nomograph which relates allowable power dissipation to ambient temperature when using the MS-10 and the Motorola mounting kits is given in Figure 2-20. An example of how the nomograph is used follows. <sup>\*</sup>DC4 is Dow Corning No. 4 Silicone Lubricant. The use of the DC4 or equivalent is highly recommended especially for high power applications. The grease should be applied in a thin layer on both sides of the washer. When transistors are replaced in the sockets a new layer of the grease should be added. Figure 2-19 — Method of Mounting Motorola Power Transistors Figure 2-20 — Nomograph For Motorola Heat Sink MS-10 (Allowable Power Dissipation Versus Ambient Temperature) *Problem:* What maximum ambient temperature is allowed when the following conditions are true: $P_D = 10$ watts $\theta_{\rm CS} = 0.6$ °C/W (MK-15 insulator kit) $\theta_{\rm IC} = 0.8$ °C/W $\theta_{\rm JS} = \theta_{\rm JC} + \theta_{\rm CS} = 1.4$ °C/W #### Solution: (Refer to Figure 2-20) - 1—Set 10 watts on nomograph (Point A on power scale) - 2—Set $\theta_{\rm JS} = 1.4$ °C/W (Point B on thermal resistance scale) - 3—Connect Points A and B with a straight line extending to temperature scale. - 4—Read maximum allowable $T_A = 58^{\circ}C$ at Point C. The entire problem of temperature and power limits may be generalized for any heat sink as shown in the nomograph of Figure 2-22. Scale E of the general nomograph indicates total heat sink area for flat square sheets of ½8" bright aluminum. Thermal resistance of these sheets plotted against the total area (both sides) is shown in Figure 2-21. Figure 2-21 — Heat Sink Area Versus Thermal Resistance Figure 2-22 — General Heat Sink Nomograph An example of the general nomograph is as follows. *Problem:* What heat sink thermal resistance, $\theta_{\rm SA}$ , and area is required when $$T_{j \text{ max}} = 100^{\circ}\text{C}$$ $$T_{A} = 75^{\circ}\text{C}$$ $$P_{D} = 6 \text{ watts (total)}$$ $$\theta_{JC} = 0.8^{\circ}\text{C/W}$$ $$\theta_{CS} = 0.6^{\circ}\text{C/W}$$ $$\theta_{JS} = \theta_{JC} + \theta_{CS} = 1.4^{\circ}\text{C/W}$$ Solution: (Refer to Figure 2-22) 1— $T_J - T_A = 25$ °C; enter scale A at 25°C. - 2—Enter Scale D at 6 watts. - 3—Join 25°C and 6 watts with a straight line intersecting line B. - 4—Read $\theta = 4.1$ °C/W (total thermal resistance, $\theta_{JA}$ ) on Scale B. - 5—Obtain $\theta_{SA}$ (heat sink thermal resistance) mathematically; $\theta_{SA} = \theta_{JA} \theta_{JS}$ , or $\theta_{SA} = 4.1 1.4 = 2.7$ °C/W. - 6—Enter line B at 2.7°C/W and construct a line from this point through the construction point C extending to E. - 7—Read 200 sq. in. This would be 100 sq. in. per side or a flat square sheet $\frac{1}{8}$ " $\times$ 10" $\times$ 10". The temperature control methods which have been described are general. When designing with heat sinks, the mounting base temperature of the transistor should be monitored with a thermocouple under the worst foreseeable conditions. The many factors which determine the ability of a heat sink to transfer heat into the ambient makes this precaution vital. # 2-14 — Pulse Power Dissipation Effects Pulse power dissipation effects depend on the thermal capacitance of the device as well as the thermal resistance. The two generally are considered as a parallel R-C network. The effects can be expressed as a thermal time constant which is the product of resistance and capacitance, $\tau_{\rm JC} = \theta_{\rm JC} \times C_{\rm JC}$ (in seconds). This time constant is defined as the time in seconds required for the junction temperature to rise to 63% of its final value. Power surges must be limited so that junction temperature does not go above the maximum limit rating of $100^{\circ}$ C. Consider the example where repetitive power pulses $(P_P)$ are being handled by the transistor. If an infinite heat sink is used such that the case temperature equals ambient temperature, the temperature rise may be shown to be: $$\Delta T = T_{J} - T_{C} = P_{P} \theta_{JC} \left[ \frac{1 - e^{-t_{1}/\tau_{JC}}}{1 - e^{-t/\tau_{JC}}} \right]$$ (2-21) The repetition rate (frequency is the inverse of the period t, or F=1/t. The pulse width is shown as $t_1$ . The duty cycle will be defined as the ratio of pulse width to the period in percent, or duty cycle = $(t_1/t)\ 100\%$ . The junction temperature will rise less as the duty cycle and pulse width decrease. Of course, the pulse shape must be considered as a perfect rectangle as shown in Figure 2-23. When the repetition rate is in excess of about 5 kc, rise, fall, and storage times will effectively widen the pulse duration. These effects also will increase the duty cycle and less maximum pulse power can be tolerated. Equation 2-21 was derived by a mathematical analysis of the thermal network, assuming that the power pulses are the equivalent of a constant-current generator feeding a parallel R-C network. Essentially the thermal network integrates the power pulses, resulting in a temperature rise in the junction. If the expression inside the bracket of Equation 2-21 is designated $1/C_{\rm PJC}$ , the term $C_{\rm PJC}$ , or coefficient of power of the transistor can be plotted as a function of pulse width and duty cycle for a thermal time constant of 50 ms as shown in Figure 2-24. Figure 2-23 — Power Pulses Figure 2-24 — Coefficient of Peak Power Versus Pulse Width and Duty Cycle The peak allowable power $(P_P)$ may be determined by rearranging Equation 2-21 and using the chart of Figure 2-24. Infinite Heat Sink Situation: $$P_{P} = \left(\frac{T_{J \text{ max}} - T_{C}}{\theta_{JC}}\right) C_{PJC}$$ (2-22) For instance, for Motorola industrial power transistors in the diamond TO-3 package $T_{J_{max}} = 100$ °C, $\theta_{JC} = 0.8$ °C/W, and, at $T_C = 25$ °C, $$P_{\rm P} = 90 \, C_{\rm PJC}$$ (2-23) In a practical situation the heat sink will be finite and a finite thermal resistance between ambient and the case will add to the internal thermal resist- ance. However, most heat sinks will have very large thermal capacitances as compared to that of the transistor. A heat sink "coefficient of power," $C_{PCA}$ can be found by plotting the bracketed term of Equation 2-21 as a function of pulse width, duty cycle, and the thermal time constant, $\tau_{CA}$ , of the heat sink. The power pulses will then cause a rise of case temperature on the basis of the heat sink "coefficient of power," or, For a Finite Heat Sink: $$T_{\rm C} = T_{\rm A} + \frac{P_{\rm P}\theta_{\rm CA}}{C_{\rm DCA}} \tag{2-24}$$ The peak allowable power for a finite heat sink is: $$P_{P} = \frac{T_{J} - T_{A}}{\frac{\theta_{JC}}{C_{PJC}} + \frac{\theta_{CA}}{C_{PCA}}}$$ (2-25) Frequently the pulse width will be very short compared to the heat sink thermal time constant and the value of $C_{PCA}$ may be approximated by $(t/t_1)$ . For nonrepetitive pulses $C_{PCA} = \tau_{CA}/t_1$ . That these approximations are true may be determined by expanding the exponential terms of Equation 2-21 into an infinite series and allowing the time constant $(\tau)$ to approach infinity in the first case, and in the second case allow the period (t) to approach infinity. When $\theta_{\rm CA}=0$ (infinite heat sink), Equation 2-25 is identical to Equation 2-22. Both equations have assumed no steady state power except in the one limit where the pulse width is much longer than the transistor time constant. Generally there will be a certain amount of steady power. Upon this steady state power the peak pulses will be superimposed. Obviously the peak allowable power will be diminished when steady state power is present. Steady state power ( $P_{\rm SS}$ ) causes a certain level of junction temperature when no pulse power is present, and can be represented as an increase in ambient temperature when considering allowable peak power. The following is the general peak allowable power formula: $$P_{P} = \frac{T_{J} - T_{A} - \theta_{JA} P_{SS}}{\frac{\theta_{JC}}{C_{PJC}} + \frac{\theta_{CA}}{C_{PCA}}}.$$ (2-26) Two examples involving peak allowable power will be presented to more fully explain the use of the preceding expressions and the normalized chart of Figure 2-24. Example Number 1 #### Given: - 1—Ambient Temperature, $T_A = 70$ °C. - 2—Steady State Power, $P_{SS} = 0$ . - 3—Pulse width, $t_1 = 2$ millisec. - 4—Period, t = 10 millisec. - 5—Heat Sink plus interface, $\theta_{CA} = 3$ °C/W. - 6—Heat Sink time constant $\tau_{CA} = 500$ millisec. Transistor Characteristics . . . Mechanical . . . Electrical Thermal . . . Characteristic Curves . . . Maximum Ratings # Problem: What is the allowable peak power with a 90 watt Motorola Industrial Power Transistor? #### Solution: 1—Duty Cycle, $$\frac{\mathbf{t_1}}{\mathbf{t}} = \frac{2}{10} = .2$$ or 20%; hence $C_{PCA} = 5$ 2—Enter chart of Figure 2-24 at $t_1=2$ millisec and 20% Duty Cycle. Read $C_{\rm PJC}=4$ . Read $$C_{PJC} = 4$$ . 3—Calculate $P_P$ from Equation 2-25. $P_P = \frac{100 - 70}{\frac{0.8}{4} + \frac{3}{5}} = 37.5$ watts. Notice in this example the pulse width was short compared to the thermal time constant and an approximation based on duty cycle alone would give 40 watts allowable. # Example Number 2: Given: A DC to AC inverter with the following conditions: 1—Ambient Temperature $(T_A) = 50^\circ$ 2—Frequency = 500 CPS However there are two power pulses per cycle during switching and the effective Period, $t_1 = 1$ millisec. - 3—Switching time $(t_1) = 10\mu \text{sec}$ , (Rise and Fall are equal). - 4—Duty cycle $(t_1/t) = 1\%$ . - 5—Peak collector current $(I_{Cmax}) = 10A$ . - 6—Peak collector voltage ( $V_{CE\,max}$ ) = 60V. - 7—Transistor Thermal resistance ( $\theta_{JC}$ ) = 0.8°C/W. - 8—External Thermal resistance ( $\theta_{CA}$ ) = 1.7°C/W. - 9—External thermal time constant ( $\tau_{CA}$ ) = 500 millisec. - 10—Maximum allowable junction temperature ( $T_{\rm J~max}$ ) = 100°C. #### Problem: Will the allowable T<sub>J max</sub> of 100°C be exceeded? #### Solution: If the peak power plus steady state power is less than the calculated allowable power, then $T_j < 100$ °C. Actual Peak power dissipated $P_D =$ $$\frac{V_{\rm CE\ max}}{2} \times \frac{I_{\rm Cmax}}{2} = 30 \times 5 = 150$$ w (assuming a straight line switching load). Calculate allowable power from Equation 2-26. Where $C_P$ from the 1% duty cycle line of Figure 2-24 is 100; also $C_{PCA}$ is 100: Transistor Characteristics . . . Mechanical . . . Electrical Thermal . . . Characteristic Curves . . . Maximum Ratings Solution: $$\mathbf{P_P} = \frac{100 - 50 - 2.5 \times 2}{\frac{0.8}{100} + \frac{1.7}{100}}$$ $P_{\rm P} \approx 1800 \text{ watts}$ Since the actual peak power (150w) is less than the allowable power (1800w) $T_{\rm J\ max}$ will not exceed 100°C. Caution — — The peak allowable power is based strictly upon temperature rise. Many times this value will be beyond the safe voltage and current limits of the transistor, as defined in the next Section. Both safe areas and allowable power limits must be observed. ## 2-15 — Maximum Voltage and Current in Power Transistors In alloyed germanium PNP power transistors there exist definite areas for reliable operation with regard to collector voltage and collector current. Typical areas are shown in Figure 2-25. In this figure the term "maximum reliability area" means that as long as the collector load line is within this area the transistor will not short out. The dotted area is bounded on the outer side by the "absolute maximum limit" line which must not be exceeded, since a collector-to-emitter short may result. The cross-hatched area can be considered as a "derated" zone of operation which provides the designer with a safeguard insofar as unknown or occasional power surges are concerned. On the other hand, when operating in the dotted area, the designer must be absolutely certain that no power surge will occur that might cause the operating point to cross over the maximum limit. It is only necessary for the collector load line to penetrate the "unsafe" area for a few microseconds to trigger a short. This short is induced by what is called "second breakdown", which is discussed in more detail at the end of this chapter. In general, it is permissible to switch through high power dissipation areas if the switching is rapid. The reason for this is that the junction temperature, which must also be considered, is dependent on the average power dissipation rather than the maximum power dissipation. The characteristics numbered on the graph, Figure 2-26, are commonly used test conditions and also cover most of the common operating conditions. Figure 2-26 — Collector Current Versus Collector-to-Emitter Voltage - Line 1: Base current held constant at some negative value. This is the most common mode of operation. A constant base-emitter voltage, negative on the base, would show a similar curve. - Line 2: Base current equal to zero. (Commonly called am = 1 curve) - Line 3: Base current held constant to some positive value. - Line 4: Base emitter voltage equal to zero. - Line 5: Base-emitter voltage held constant with positive voltage on the base. - Line 6: Emitter open. Corresponds to collector-base breakdown characteristic or the $I_{CBO}$ line. - Line 7: Characteristic trace after second breakdown had been triggered. A test set-up to observe transistor characteristics is shown in Figure 2-27. The oscilloscope used should have a bandpass of several megacycles. All of the numbered lines shown result while subjecting the base-emitter junction to the indicated condition and increasing the voltage across the collector base junction. $<sup>^{*}</sup>$ R $_{_{ m S}}$ , THE CURRENT SENSING RESISTOR, SHOULD BE NONINDUCTIVE Figure 2-27 — Typical Breakdown Voltage Characteristic Test Display Line 2 is often called $BV_{CEO}$ , $V_{\alpha}m$ , or $_{\alpha}m=1$ . It is the curve which would be generated by opening the base. Line 3 has been named $BV_{CER}$ , indicating that this is the breakdown curve when there is a resistance between base and emitter. Line 4 is generally called $BV_{CES}$ , $V_{CEB}$ , or "first breakdown", a non-destructive condition. Lines 3, 4 and 5 usually have a negative resistance portion beginning at a high voltage and low current (from 1-50mA) and falling back to a lower voltage and higher current (100-500 mA) before going into avalanche. Line 5 is called $BV_{CEX}$ . Line 6 is the path of collector cutoff current ( $I_{CBO}$ ), and the point where the current begins to avalanche is called collector-to-base breakdown ( $BV_{CBO}$ ) or "Diode Avalanche". The shape of the lines is determined by the physical construction of the transistor and the materials used. Such things as base resistivity, base width, surface conditions of the germanium, collector cutoff current ( $I_{\rm CBO}$ ) and avalanche multiplication are all determinants of line shape. The references at the end of the Chapter all have excellent sections discussing the relation of transistor characteristics to breakdown. There is also a brief discussion of this relation in the Appendix of the Chapter. # 2-16 — Second Breakdown Voltage Second Breakdown Voltage, a destructive condition, was first observed when the first breakdown condition ( $V_{\rm BE}=0$ ) was allowed to continue until point "A" was reached as illustrated by line 4 (BV<sub>CES</sub>) of Figure 2-26. The current was allowed to increase after the curve had entered into the first negative resistance portion and a second negative resistance occurred which switched the characteristic onto Line 7 of Figure 2-26. Further investigation has shown that other base-emitter conditions trigger second breakdown. If the base-shorted-to-the-emitter ( $V_{\rm BE}=0$ ) condition is used as a reference point, there exists a locus of points where second breakdown is initiated for both negative and positive base-to-emitter voltage conditions which is shown by the dashed line. Thus, high negative base drive will cause second breakdown to be generated at much greater collector current by a lower collector voltage than at the $V_{\rm BE}=0$ point. When the base is positive the locus is more difficult to determine since the trigger point lies in a negative resistance region. The exact locus varies considerably from one device to the next. However, if the collector diode breakdown and the $BV_{\rm CES}$ are within specifications for the transistor, the locus will always be to the right of and above lines D-E and E-F of Figure 2-25. Triggering second breakdown from positive base drive almost always results in a collector-to-emitter short or a drastically altered transistor. Negative drive action does not appear to be as drastic and usually the phenomenon can be observed repeatedly on an oscilloscope curve tracer. The exact physical reaction is still somewhat of a mystery, although the results of other types of breakdown have been fully described. Second breakdown seems to result in a "channeling of current" between the collector and emitter. In second breakdown the collector-to-base junction exhibits certain instabilities when high voltage is applied. The point at which these instabilities occur is controlled by the voltage imposed on the base-to-emitter junction. This spot heating can actually melt the germanium and allow the indium of the collector and the emitter to flow together producing a collector-emitter short. The locus of points where second breakdown occurs is independent of temperature within normal operating ranges. However as temperature changes, a particular point on the locus will shift with a certain base-emitter condition. For instance, as temperature increases, the $V_{\rm BE}=0$ point will shift toward the $I_{\rm B}=0$ line. This is because more $I_{\rm CBO}$ flows through the internal base resistance ( $R_{\rm BB}$ ) which causes the internal base-emitter junction to see a more negative voltage on the base side. In fact, high $I_{\rm CBO}$ current will cause the $V_{\rm BE}=0$ line to lose its negative resistance portion (the tail) and approach the low temperature $I_{\rm B}=0$ case. A back bias voltage just equal to the $I_{\rm CBO} \times R_{\rm BB}$ , product would cancel out this effect and its output characteristic line would follow the temperature $V_{\rm BE} = 0$ curve. Thus the basic "reliable" and "absolute maximum" lines are independent of temperature but load lines may shift with temperature. Safe areas are assured by Motorola for a specific transistor by the following tests: (Refer to Figures 2-25 and 2-26) # TABLE 2-3 BASIC TESTS USED BY MOTOROLA TO ASSURE RELIABILITY - 1. $BV_{\rm CES}$ is measured at or to the right of Point D (generally the transistor is given a curve tracer test which sweeps it beyond this point). This is the basic test to assure the maximum collector-to-emitter voltage rating. - 2. I<sub>CBO</sub> is measured at or above Point F. - 3. Points C and E are determined by sampling tests. - 4. Point B is based upon either minimum usable low voltage current gain or upon the collector saturation voltage. - (Note that the area above line BC, while not necessarily unreliable, may involve the use of current gain that is too low for practical considerations or may be above the current handling capabilities of the emitter pin.) Thus, there exists a high reliability safe area AB'C'DED'A and two probably safe areas B'BCDC'B' and D'EFD'. Specific operating areas for Motorola's power transistors are shown in the last section of this Chapter. Figure 2-28 — Typical Load Lines # 2-17 — Load Line Analysis Generally the circuit variations which may affect the shape of a particular load line cannot be rigorously analyzed. All circuits should be checked with an oscilloscope to determine what areas the load line circumscribes. If possible the test should be run over the entire operating temperature range. A test set-up to observe the load line is indicated in Figure 2-29. The load line of an audio amplifier can be observed by inserting a sampling resistance, as small as practical, in the collector lead and observing the collector current with an oscilloscope as shown in Figure 2-29 The oscilloscope used for load line testing should have a bandpass of several megacycles. Some typical load lines are shown in Figure 2-28. ${}^*R_S$ , THE CURRENT SENSING-RESISTOR, SHOULD BE NONINDUCTIVE Figure 2-29 — Typical Audio Amplifier Load Line Analysis Setup ### 2-18 — Punch-Through Voltage Another voltage phenomenon unique to transistors is termed "punch-through" voltage. This phenomenon can be explained in terms of base width and base resistivity. As reverse voltage is increased across the collector to base diode, the space charge region or depletion layer at the junction increases in width. Most of the increase takes place in the base region, moving towards the emitter junction. This increase varies as the base resistivity. Since the effective base width is from the edge of the emitter space charge zone to the edge of the collector space charge zone, the base width will decrease as the collector edge advances toward the emitter. At some collector voltages the collector space charge zone will reduce the base width to zero and the emitter will be electrically shorted to the collector. The voltage required to do this is called "punch-through" voltage. Punch-through does not damage the transistor if current is limited, although transistor action is temporarily disrupted. Once the voltage is removed normal action is resumed. Although Motorola does not specify a punch-through characteristic, every power transistor is given a punch-through test during the manufacturing process. This test is assurance that each transistor has a "punch-through" voltage equal to or in excess of the collector diode breakdown (BV<sub>ORO</sub>). # 2-19 — Specific Reliability Areas The general "high reliability" and "absolute maximum" lines for Motorola power transistor are listed in table 2-4. The table listings indicate the value of current and voltage for a specific transistor at each point of the general curve of Figure 2-25. TABLE 2-4 (See Figure 2-25) SPECIFIC RELIABILITY AREAS FOR MOTOROLA TRANSISTORS | | SI FORM REFUNDIER I WELLS LOW MOTOWOLD INVINSIALORS | | | | | | |------------------|-----------------------------------------------------|----------------------|----------------------|-------------------------|------------------------------------------|--------| | | В | C | D | E | $\mathbf{F}(\mathbf{BV}_{\mathbf{CBO}})$ | G* | | | $V_{\rm CE\ sat}$ at $I_{\rm C}$ of | | (BV <sub>CES</sub> ) | | at $V_{CB}$ of | | | 2N176 | 3A | 25V, 3A | 30V, .3A | 30V,.1A | 40V | | | 2N350A | 3A | 35V, 3A | 40V, .5A | 40V,.1A | 50V | | | 2N351A | 4A | 32.5V,4A | 40V, .5A | 40V,.1A | 50V | | | 2N375 | 5A | 40V, 5A | 60V, .5A | 60V,.1A | 80V | | | 2N376A | 5A | 30V, 5A | 40V, .5A | 40V,.1A | 50V | - | | 2N618 | 5A | 40V, 5A | 60V, .5A | 30V,.1A | 80V | | | 2N627 | 10A | 20V, 10A | 30V, .5A | 30V,.1A | 40V | _ | | 2N628 | 10A | 25V, 10A | 45V, .5A | 45V,.1A | 60V<br>80V | 45V,4A | | 2N629 | 10A | 30V, 10A | 60V, .5A | 60V,.1A | 100V | 50V,4A | | 2N630 | 10A | 35V, 10A | 75V, .5A | 75V,.1A<br>30V,.1A | 40V | 30V,4A | | 2N669 | 3A<br>25A | 25V, 3A<br>4V, 25A | 30V, .3A<br>35V,1.0A | 35V,.5A | 50V | _ | | 2N1162<br>2N1163 | 25A<br>25A | 4V, 25A<br>4V, 25A | 35V,1.0A | 35V,.5A | 50V | _ | | 2N1163<br>2N1164 | 25A<br>25A | 4V, 25A | 60V,1.0A | 60V,.5A | 80V | | | 2N1164<br>2N1165 | 25A | 4V, 25A | 60V,1.0A | 60V,.5A | 80V | | | 2N1165<br>2N1166 | 25A | 4V, 25A | 75V,1.0A | 75V,.5A | 100V | | | 2N1167 | 25A | 4V, 25A | 75V,1.0A | 75V,.5A | 100V | | | 2N1359 | 5A | 30V. 5A | 40V, .5A | 40V,.1A | 50V | | | 2N1360 | 5A | 30V, 5A | 40V, .5A | 40V,.1A | 50V | | | 2N1362 | 5A | 50V, 5A | 75V, .5A | 75V,.1A | 100V | | | 2N1363 | 5A | 50V. 5A | 75V, .5A | 75V,.1A | 100V | | | 2N1364 | 5A | 60V, 5A | 100V, .5A | 100V,.1A | 120V | | | 2N1365 | 5A | 60V, 5A | 100V, .5A | 100V,.1A | 120V | | | 2N1529 | 10A | 10V. 10A | 30V, .5A | 30V,.25A | 40V | | | 2N1530 | 10A | 10V, 10A | 45V, .5A | 45V,.25A | 60V | | | 2N1531 | 10A | 10V, 10A | 60V, .5A | 60V,.25A | 80V | **** | | 2N1532 | 10A | 10V, 10A | 75V, .5A | 75V,.25A | 100V | | | 2N1533 | 10A | 10V, 10A | 90V, .5A | 90V,.25A | 120V | | | 2N1534 | 10A | 10V, 10A | 30V, .5A | 30V,.25A | 40V<br>60V | - | | 2N1535 | 10A | 10V, 10A | 45V, .5A<br>60V, .5A | 45V,.25A<br>60V,.25A | 80V | | | 2N1536 | 10A | 10V, 10A | 75V, .5A | 75V,.25A | 100V | | | 2N1537<br>2N1538 | 10A<br>10A | 10V, 10A<br>10V, 10A | 90V, .5A | 90V,.25A | 120V | | | 2N1536<br>2N1539 | 10A<br>10A | 10V, 10A | 30V, .5A | 30V,.25A | 40V | _ | | 2N1539 | 10A<br>10A | 10V, 10A | 45V, .5A | 45V,.25A | 60V | | | 2N1540 | 10A<br>10A | 10V, 10A | 60V, .5A | 60V,.25A | 80V | | | 2N1542 | 10A | 10V, 10A | 75V, .5A | 75V,.25A | 100V | | | 2N1543 | 10A | 10V, 10A | 90V, .5A | 90V,.25A | 120V | | | 2N1544 | 10A | 10V, 10A | 30V, .5A | 30V,.25A | 40V | | | 2N1545 | 10A | 10V, 10A | 45V, .5A | 45V,.25A | 60V | | | 2N1546 | 10A | 10V, 10A | 60V, .5A | 60V,.25A | 80V | | | 2N1547 | 10A | 10V, 10A | 75V, .5A | 75V,.25A | 100V | | | 2N1548 | 10A | 10V, 10A | 90V, .5A | 90V,.25A | 120V | - | | 2N1549 | 20A | 5V, 20A | 30V, .3A | 30V,.15A | 40V | | | 2N1550 | 20A | 5V, 20A | 45V, .3A | 45V,.15A | 60V | | | 2N1551 | 20A | 5V, 20A | 60V, .3A | 60V,.15A | 80V | 45V,5A | | 2N1552 | 20A | 5V, 20A | 75V, .3A | 75V,.15A | 100V | 50V,5A | | 2N1553 | 20A | 5V, 20A | 30V, .3A | 30V,.15A | 40V | | | 2N1554 | 20A | 5V, 20A | 45V, .3A | 45V,.15A | 60V | | | 2N1555 | 20A<br>20A | 5V, 20A | 60V, .3A | 60V,.15A | 80V<br>100V | | | 2N1556 | 20A<br>20A | 5V, 20A<br>5V, 20A | 75V, .3A<br>30V, .3A | 75V,.15A<br>30V,.15A | 40V | _ | | 2N1557<br>2N1558 | 20A<br>20A | 5V, 20A<br>5V, 20A | 45V, .3A | 45V,.15A | 60V | | | 2N1556<br>2N1559 | 20A | 5V, 20A | 60V, .3A | 60V,.15A | 80V | | | 2N1559<br>2N1560 | 20A | 5V, 20A | 75V, .3A | 75V15A | 100V | | | 2111300 | LUN | 01, LUN | 701, .00 | , , , , , , , , , , , , | 1001 | | <sup>\*</sup>A point connected by straight line between "C" and "D" for 2N629-630 and 2N1551-1552 devices only. For all other devices C-D is a straight line. #### **APPENDIX TO CHAPTER 2** At least four voltage-current instability considerations, where current will avalanche independently of voltage, are encountered with power transistors. These are: - 1. BV<sub>CBO</sub> Breakdown Voltage Collector-to-Base, Emitter Open - 2. $BV_{CER}$ Breakdown Voltage Collector-to-Emitter, Base Open, Where R can be 0 to $\infty$ - 3. V<sub>PT</sub> Punch-Through Voltage - 4. Second Breakdown of Collector ### 1. — Collector-to-Base (Emitter Open) BV<sub>CBO</sub> is essentially the collector-base diode breakdown and for PNP germanium alloyed-junction transistors follows the relation (Reference 1): $$BV_{CBO} = 83.4(\rho_b)^{.61} \tag{2-27}$$ where $\rho_{\rm b}$ is the resistivity of the base region. Actually the $BV_{\rm CBO}$ is not always encountered in power transistors since leakage current and a surface breakdown may occur first on a nonpredictable basis. Neither type of diode breakdown is destructive if the current is limited. Excessive current will cause excessive power dissipation which can melt the junction. A typical diode breakdown voltage-current relation is shown in Figure 2-30. Figure 2-30 — Typical Ic Versus VcB The slight rounding of the curve of Figure 2-30 is due to the multiplication effect (m) which is related to avalanche voltage and collector voltage as follows (Reference 2): $$m = \frac{1}{1 - \frac{(V_{CB})^3}{(BV_{CBO})^3}}.$$ (2-28) ### 2a. — Collector-to-Emitter; Special Case (Base Open, $R=\infty$ ) The collector current path as a function of voltage (BV<sub>CEO</sub>) with the base open is well known (Reference 3) and is affected by BV<sub>CBO</sub>, current gain ( $h_{\rm FB}$ ), I<sub>CBO</sub> and multiplication effect (m) in the following manner: $$I_{\rm C} = \frac{mI_{\rm CBO}}{1 - mh_{\rm FB}} \ . \tag{2-29}$$ Combining Equations 2-28 and 2-29 and dropping out an insignificant leakage effect, the collector current will be: $$I_{\rm C} = \frac{I_{\rm CBO}}{\frac{1}{1 + h_{\rm FE}}} - \frac{(V_{\rm CE})^3}{(BV_{\rm CBO})^3},$$ (2-30) where here is low voltage common-emitter DC current gain at the $$I_{\rm C}$$ in question and is equal to $\frac{h_{\rm FB}}{1-h_{\rm FB}}$ . Since $I_C$ approaches infinity, i.e. avalanche, when the denominator of Equation 2-30 approaches 0, the following expression is true: $$BV_{CEO} = \frac{BV_{CBO}}{\sqrt[3]{h_{FE} + 1}} = \frac{83.4(\rho_b)^{.61}}{\sqrt[3]{h_{FE} + 1}}.$$ (2-31) The significant point in Equation 2-31 is that $BV_{\rm CEO}$ is independent of $I_{\rm CBO}$ even though the current-voltage path to breakdown is dependent on $I_{\rm CBO}$ as expressed in Equations 2-29 and 2-30. Also since $h_{\rm FE}$ decreases as current increases, $BV_{\rm CEO}$ has a slight positive slope as shown in Figure 2-31. Certain transistors will have a slight negative slope in the $BV_{\rm CEO}$ curve at very low currents. Figure 2-31 — Comparison of Typical $BV_{\rm CEO}$ and $BV_{\rm CEO}$ ### 2b. — Collector-to-Emitter; Special Case (Base Shorted to Emitter, R=0) The third form of breakdown, shown in Figure 2-32, occurs when the base is tied to the emitter. This is often called $BV_{CES}$ and is the most commonly used maximum voltage rating. Generally the abrupt change in the $BV_{CES}$ will have a negative slope, as will be explained in the following section. Figure 2-32 — Comparison of Typical BV<sub>CEO</sub>, BV<sub>CES</sub>, and BV<sub>CBO</sub> Figure 2-33 Equivalent Transistor and Bias Network Figure 2-34 Simplified Equivalent Circuit #### 2c. — Collector-to-Emitter; General Case A general equation may be derived for the $I_{\rm C}$ vs $V_{\rm CE}$ curve for all conditions from Base Open, Emitter Open, and Base-Emitter Shorted. The equivalent circuit shown in Figure 2-33 and simplified in Figure 2-34 is characteristic of a PNP transistor and its external bias resistors. The collector current for the equivalent circuit is a function of collector voltage and various circuit parameters as follows: $$\begin{split} I_{\rm C} &= \frac{\text{mh}_{\rm FB} \ V_{\rm BB} + h_{\rm FB} \, \text{mI}_{\rm CBO} \ (R_{\rm BB}, + \, R_{\rm B})}{R_{\rm E} + R_{\rm EB}, + (R_{\rm BB}, + \, R_{\rm B}) \ (1 - \, \text{mh}_{\rm FB})} \\ & \text{where} \ R_{\rm B} = \frac{R_2 R_3}{R_2 + R_3} \ , \\ & V_{\rm BB} = \frac{R_2 V_{\rm cc}}{R_2 + R_3} \ , \ \text{and} \end{split}$$ h<sub>FFB</sub> is the low voltage common-base current gain. By combining Equation 2-28 and 2-32 and equating the denominator to 0 so that $I_{\rm C}$ approaches infinity, an expression may be derived for the general collector breakdown voltage: $$BV_{C} = BV_{CBO} \sqrt{\frac{3}{1 - \frac{h_{FB}}{1 + \frac{R_{E} + R_{EB'}}{R_{B} + R_{RB'}}}}}$$ (2-33) If the external emitter resistor ( $R_{\rm E}$ ) is allowed to approach infinity, $BV_{\rm C}$ will approach $BV_{\rm CBO}$ , which is the emitter open situation (see Equation 2-27). If $R_{\rm B}$ is very large, $BV_{\rm C}=BV_{\rm CBO}$ $\sqrt[3]{1-h_{\rm FB}}$ . This is the special case with the base open. If both $R_{\rm E}$ and $R_{\rm B}$ are zero, the $BV_{\rm CES}$ case, then the breakdown is the same as the special case of the base shorted to the emitter: $$BV_{C} = BV_{CBO} \sqrt[3]{1 - \frac{h_{FB}}{1 + \frac{R_{EB'}}{R_{ND}}}}.$$ (2-34) It is known that under the $BV_{\rm CES}$ condition the voltage usually approaches $BV_{\rm CBO}$ (following the $I_{\rm CBO}$ path), then reverses and approaches $BV_{\rm CEO}$ as current increases. The exact mechanism causing the negative resistance effect is rather complex since $h_{\rm FB}$ , $R_{\rm EB}$ , and $R_{\rm BB}$ , are functions of collector current. Actually certain transistors do not show this effect. However, at very low $I_C$ the emitter diode resistance, $R_{\rm EB}$ , may be much larger than $R_{\rm BB}$ ; then $BV_{\rm CES}\approx BV_{\rm CBO}$ . As $I_{\rm C}$ increases, $R_{\rm EB}$ , may become smaller than $R_{\rm BB}$ , and at a large value of $I_C$ , $BV_{\rm CES}\approx BV_{\rm CEO}$ . The general solution presented here is also valid where $R_{\rm E}$ and $R_{\rm B}$ are not zero and the resistance ratios can be fixed as desired such that $V_C$ vs $I_C$ curves will follow all possible paths between $BV_{\rm CES}$ and $BV_{\rm CEO}$ . It is also possible to use the voltage value across the junction rather than resistances to obtain the same effects. Also in the general case, $I_{\rm CBO}$ does not affect the breakdown voltage but does affect the path; for example, as temperature increases the $BV_{\rm CES}$ path approaches the $BV_{\rm CBO}$ path. #### 3. — Punch-Through (Emitter Open) Another type of collector voltage effect which is independent of the others discussed is related to the collector space charge. As voltage increases the collector space charge widens until it touches the emitter space charge region thereby permitting the emitter voltage to follow the collector voltage. Transistor action ceases when the collector and emitter space charges make contact but no avalanching occurs. This effect has been labeled "Punch-Through." The $BV_{CEO}$ and $BV_{CES}$ curves will be abnormal (see Figure 2-36) if the punch-through voltage occurs near their value. Common cases of punch-through are shown in Figure 2-35 and the abnormal $BV_{CEO}$ and $BV_{CES}$ curves are shown in Figure 2-36. Punch-through follows the equation (Reference 1): $$V_{PT} = \frac{630W^2}{\rho_b},$$ (2-35) where W is base width in mils and $\rho_b$ is base resistivity in ohm-cm. Figure 2-35 — Typical Punch-Through Action Figure 2-36 — Abnormal BV<sub>CEO</sub> and BV<sub>CES</sub> Curves Resulting from Low Punch-Through Voltage Figure 2-37 — Typical Second Breakdown Voltage Curve #### 4. - Second Breakdown In the case where the $V_{\rm C}I_{\rm C}$ curve approaches $BV_{\rm CEO}$ , a second breakdown condition can occur if the collector current is allowed to increase without limit. This more serious voltage-current instability is generally tested with the base tied to the emitter. When it occurs, the voltage drops suddenly to a low value as shown in Figure 2-37. When second breakdown was first observed, during $BV_{\rm CES}$ testing of 2N176 transistors it was thought to occur only when $V_{\rm EB}=0$ or when the base was positive with respect to the emitter. These tests often caused irreversible changes in the voltage-current relationship and some units actually shorted between emitter and collector so that the junctions acted as diodes tied together. Upon dissection the shorted devices showed a small hole through the base wafer, usually near, its geometrical center. This physical action of second breakdown is thought to be due to a "Pinch" effect which develops when a large positive base bias causes the current flow to channel into an ever-shrinking area. The power dissipation is concentrated in a very small area and the resultant temperature rise melts the junctions together. Further investigations have shown that second breakdown can occur with the base physically and electrically open (BV<sub>CEO</sub> case). Also it was discovered that both positive and negative base drive will set the trigger and a complete locus of these trigger points is shown in Figure 2-38. Figure 2-38 — Locus of Second Breakdown Trigger Points ### Transistor Characteristics . . . Mechanical . . . Electrical Thermal . . . Characteristic Curves . . . Maximum Ratings Ve in for 2,38 The second breakdown voltage is always the same regardless of where triggered, although negative drives do not seem to cause irreversible changes as easily as positive ones. The pin hole occurs near the center of the junction for negative as well as positive drive, which seems to disprove the "Pinch" effect theory since the emitter current should then be spread to the outer edge of the iunction. Second breakdown also occurs with the emitter open if diode avalanche current is allowed to increase to high values. This indicates that the phenomenon occurs in the collector junction but can be controlled in the emitter junction. It must be kept in mind that the above discussion is based on typical behavior of power transistors. Actual voltage-current plots of a large group of transistors will show many extreme variations. #### REFERENCES - Hunter, Lloyd, Handbook of Semiconductor Electronics, McGraw-Hill, pp. 10-12. Miller, S. L., "Avalanche Breakdown in Germanium", Phys. Rev. Vol. 99, pp. 1234-1241. August 15, 1955. Schenkle and Statz, "Voltage Punch Through and Avalanche Breakdown and Their Effect on Maximum Operating Voltages for Junction Transistors", Proc. of the N.E.C. Vol. X, pg. 614. February 8, 1958. Schenkle and Statz, "Junction Transistors with Alpha Greater Than Unity", Proc. IRE. Vol. 44, pg. 360. - Thornton and Simmons, "A New High Current Mode of Transistor Operation", IRE Transactions on Electron Devices, Vol. E.D. 5, No. 1, pg. 6. January, 1958. Greenburg, A. R., "Breakdown Voltage in Power Transistors", Motorola Semiconductor Products Division Application Note No. 5. Mogen, Donald C., "Fundamental Voltage Limitations of a Transistor", Minneapolis-Honeywell Regulator Co. Semiconductor Products Division. Goldman, "Transformation Calculus and Electrical Transients", Prentice-Hall. #### CHAPTER III # Power Amplifiers ## 3-1 — Bias Considerations Bias voltage on the emitter junction determines collector current just as grid bias determines plate current in a vacuum tube. The definitions of Class A, B, and C operation which apply to tubes also apply to transistors. Class A allows 360-degree operation of a sine wave. Class B is with zero bias (cutoff) and allows 180-degree conduction. Class C is biased beyond cutoff and allows less than 180-degree conduction. Another commonly used bias is Class AB which allows small-signal Class A operation and large-signal Class B operation. These classes of operation are illustrated in Figure 3-1. Figure 3-1 — Waveshapes of Classes of Operation The collector voltage is determined by the collector supply voltage, the D-C load resistance, and the collector current. The simple circuit of Figure 3-2 illustrates a complete bias arrangement. Input and output bias are interrelated through the current gain or transconductance transfer function. The transistor operation can be represented graphically by a combination of input, transfer, and output curves. In addition, all D-C and A-C external resistors are graphically represented in Figure 3-3. Figure 3-2 — Typical Class A Amplifier with Bias Figure 3-3 — Graphical Analysis of Typical Class A Operating Conditions Using Current Gain Curve Figure 3-3 completely describes the operation of a typical Class A audio amplifier. Both D-C and A-C conditions are obtainable from this composite curve. The D-C conditions will be described first. The area in the third quadrant concerns the emitter-base junction or the input. The vertical axis represents the voltage and the horizontal the current. If the transistor is removed and no base current flows, the input voltage, $V_{\rm B}$ , will equal $V_{\rm BB}$ . If the transistor and $R_{\rm E}$ were replaced with a direct short, $V_{\rm B}$ would be zero and the base supply current would equal $\frac{V_{\rm BB}}{R_{\rm B}}$ . When the tran- sistor and $R_{\rm E}$ are inserted, the input operating point, $Q_1$ , will be established where the $-R_{\rm B}$ slope intersects the composite ( $h_{\rm IE}+h_{\rm FE}$ $R_{\rm E}$ ) curve, where $h_{\rm IE}$ is the input resistance of the transistor. This composite curve relates base current to voltage drop from base to common emitter. If $R_{\rm E}$ were zero, the $Q_1$ point would be at the intersection of $-R_{\rm B}$ and the $V_{\rm BE}$ vs $I_{\rm B}$ curve. The effect of $R_{\rm E}$ on the input (in this case the base) is amplified by the current gain of the transistor. The equivalent resistance network is shown in Figure 3-4. The input network is composed of two resistances $h_{\rm IE}$ and the equivalent $h_{\rm FE}$ x $R_{\rm E}$ . The source network is composed of a D-C voltage source, $V_{\rm BB}$ , an A-C voltage source, $V_{\rm IN}$ , and a source resistance $R_{\rm B}$ . The base current can be thought of as circulating through the entire network. Figure 3-4 — Equivalent Input Circuit The relationships of base current and the voltage drops in the input circuit may be graphically constructed to form the input quadrant of Figure 3-3. The $I_B$ vs $V_{BE}$ line relates the base current and the voltage across $h_{IE}$ . The $I_B$ vs $V_E$ line shows the effect of voltage drop across the equivalent resistor $h_{FE}R_E$ . This is a curved line since current gain decreases as current increases. The two curves may be added in the voltage direction to obtain the series total curve $I_B$ vs $V_B$ . The input point, $Q_1$ , determines a certain base current, $I_B$ , which, projected onto the $I_C$ vs $I_B$ transfer curve (Quadrant II), establishes another operating point, $Q_2$ . This transfer point then determines the magnitude of the collector current, $I_C$ . The collector current in the output Quadrant I is essentially independent of collector voltage, while the collector-emitter voltage is determined in the following manner. Consider the transistor removed from the circuit so there is zero collector current. The voltage at the collector terminal then equals $V_{\rm CC}$ . If the transistor is replaced with a wire of negligible resistance (with $R_{\rm E}$ in place), the collector supply current equals $\frac{V_{\rm CC}}{(R_{\rm E}+R_{\rm C})}$ . (This point, not shown on the graph, is on the vertical axis where $V_{\rm CE}=0$ .) The line joining these two points, $V_{\rm CC}$ and $$rac{V_{CC}}{R_{\rm E}+R_{ m C}}$$ , establishes the negative slope of $(R_{ m E}+R_{ m C}).$ The output operating point, Q, is where the slope of (R $_{\rm E}+R_{\rm C})$ intersects the collector current projected from the transfer point Q $_2$ . The A-C conditions are projected in the same manner as the D-C. The projection of the sine wave in Quadrant IV illustrates the manner in which a small signal inserted into the base is amplified and transferred to the load. Note, however, that in Quadrant I the time-variable part of the signal is projected onto the line labeled "slope of $-R_L$ " (the A-C load line) rather than the slope of the $-(R_{\rm C}+R_{\rm E})$ line — at zero signal level these two lines intersect. The A-C $R_{\rm B}$ is usually not the same as the D-C $R_{\rm B}$ . Figure 3-5 — Graphical Analysis Using Transconductance Curve If the transconductance transfer curves are available, the combination curves in Figure 3-5 will be useful. The description of this set of curves is the same as that discussed for Figure 3-3. While the circuit shown in Figure 3-2 was for illustrative purposes, it also represents the simplest equivalent circuit for one- or two-battery systems. Generally only one battery is used, as shown in Figure 3-6. The graphical method of determining collector current has been discussed but basic circuit equations give much information that graphs cannot give. For instance, while the effect of $I_{\rm CBO}$ upon bias is very important, it is difficult to derive exact information graphically. However, it is possible to draw the D-C equivalent of Figure 3-6, as shown in Figure 3-7, and write the equation for the external circuit as well as the equation for emitter current in terms of transistor and circuit parameters. $$R_{\rm B} = \frac{R_1 R_2}{R_1 + R_2},\tag{3-1}$$ $$R'_{B} = R_{B} + R_{3},$$ (3-2) $$V_{BB} = \frac{R_B}{R_2} \times V_{CC}. \tag{3-3}$$ Since $R_{\rm C}$ has little effect on emitter current, only the emitter and base conditions are considered here. The circuit of Figure 3-7 can be represented in the form of Figure 3-8A which includes the equivalent circuit of the transistor itself. This circuit can be further simplified by transferring $R'_B + R_{BB}$ into the emitter lead and inserting a battery (of the same polarity as $V_{BB}$ ) in the base lead equal to $I_{\rm CBO}(R'_B + R_{\rm BB})$ . This simplified circuit is shown in Figure 3-8B. Solving for emitter current in the circuit of Figure 3-8, $$I_{E} = \frac{V_{BB} - V_{B'E} + I_{CBO} (R'_{B} + R_{BB'})}{R_{E} + \frac{R'_{B} + R_{BB'}}{h_{FE} + 1}}$$ (3-4) where $V_{B^{'}\mathrm{E}}$ is the emitter diode voltage at a specific $I_{\mathrm{E}}.$ Figure 3-6 — Basic Single-Ended One-Battery Power Amplifier Figure 3-7 — Equivalent DC Circuit of Figure 3-6 # 3-2 — Stability It is important to maintain a fixed operating point, unchanged by transistor and temperature variations. If the Q point were to drift, a large portion of the output wave shape would be clipped on one or the other peaks. This may be seen by shifting the Q point on the graphs of Figure 3-3 or 3-5. Also, as will be explained later in the section, too much shift can cause thermal runaway. Thus stability is always a prime consideration. The factors that are affected by temperature are $V_{B'E}$ , $I_{CBO}$ , and $h_{FE}$ . As in any germanium diode, $V_{B'E}$ has a negative temperature coefficient of approximately 1.8 mw/°C. The current gain, $h_{FE}$ , can have either a positive or negative temperature coefficient, depending on the value of emitter current. Usually, at low emitter currents, the coefficient is positive. As emitter current increases, a point will be reached at which the coefficient is zero. Above this point, coefficients are negative. At low voltages $I_{CBO}$ will double approximately every 10°C. A curve for $I_{CBO}$ versus temperature is shown in Figure 3-12. Examination of Equation 3-4 indicates that to minimize the effects of $h_{\rm FE}$ on the operating point, Q, $R'_{\rm B}$ should be small and $R_{\rm E}$ large. This is shown graphically in Figure 3-9, which is based upon the combined characteristic curves of Figure 3-3. Figure 3-9 shows that the change of collector current, $I_{\rm C}$ , as a function of gain is reduced by increasing the emitter resistor, $R_{\rm E}$ . With an emitter resistance present, an increase of base resistance, $R'_{\rm B}$ , will increase the change in $I_{\rm C}$ with an increase in gain. Figure 3-9 — Effect of R<sub>E</sub> Upon Stability $I_{\rm CBO},$ as well as current gain, affects $I_{\rm E}.$ Equation 3-4 shows that to reduce the effect of $I_{\rm CBO}$ (assuming $h_{\rm FE}$ to be constant), $R'_{\rm B}$ should be small. The $I_{\rm CBO}$ influence on $I_{\rm C}$ or $I_{\rm E}$ is best represented by what is called stability factor, which relates the change of $I_{\rm E}$ as a change of $I_{\rm CBO}$ due to an increase in temperature. The current stability factor is defined as $$S_{\rm I} = \frac{\Delta I_{\rm E}}{\Delta I_{\rm CBO}} , \qquad (3-5)$$ and by differentiating Equation 3-4, $$S_{I} \approx \frac{R'_{B} + R_{BB'}}{R_{E} + \frac{R'_{B} + R_{BB'}}{h_{FE} + 1}} = \frac{1}{\frac{R_{E}}{R'_{B} + R_{BB'}} + \frac{1}{h_{FE} + 1}}.$$ (3-6) Several important considerations are indicated by the stability equations. For instance as $R_{\rm E}$ increases, the current stability factor decreases (also shown by the graphical analysis of Figure 3-9). As $R_{\rm B}{}'$ decreases, the stability also decreases due to less resistance in the base circuit from which $I_{\rm CBO}$ can develop a bias voltage. As gain, $h_{\rm FE}$ , increases, the $S_{\rm I}$ increases. At very high current gain $$S_{I} = \frac{R'_{B} + R_{BB'}}{R_{E}}.$$ (3-7) The voltage stability factor is defined as $$S_{V} = \frac{\Delta V_{CE}}{\Delta I_{CBO}},$$ (3-8) and for the circuit of Figure 3-7 is $$S_{v} \approx -S_{t}(R_{E} + R_{C}) - R_{C}. \tag{3-9}$$ Power transistors usually are transformer coupled and the resistance $R_{\rm C}$ in series with the collector is virtually zero. Hence, $$S_{V} = -S_{I}R_{E}. \tag{3-10}$$ The current stability factor is difficult to keep below 10 without excessive power losses in most power transistor circuits. Since high temperature $I_{CBO}$ can be on the order of 10 mA, the $\Delta I_{\rm E}$ can be as much as 100 mA. The stability equation will generally provide an approximation of emitter current shift as a function of temperature, but because gain and base-emitter voltage also vary with temperature, the following equations will provide a more exact method of determining values of the bias network resistors. # 3-3 — Resistive Bias Design Equations From data sheets and supplementary information the following must be known: $$egin{aligned} \mathbf{h_{FE~min}}, \mathbf{h_{FE~max}}, \mathbf{V_{BE~min}}, \mathbf{V_{BE~max}}, \ & \\ \mathbf{I_{CBO~min}}, \mathbf{I_{CBO~max}}, \mathbf{I_{E~max}}, \mathbf{I_{E~min}} \ \text{and} \ \mathbf{R_{E}} \,. \end{aligned}$$ Generally, the voltage across $R_{\rm E}$ is set to a fixed value — about 0.5V to 1.0V — in order to reduce the effect of changes in the emitter diode voltage. These values take into account all variations due to transistor characteristic spreads and temperature change from $T_{\rm J~min}$ to $T_{\rm J~max}$ . Motorola industrial power transistors have a $T_{\rm J~max}$ of 100°C. The minimum $T_{\rm J}$ is determined with the following equation: $$\theta_{\rm JA} = \frac{{\rm T_{J~max} - T_{A~max}}}{{\rm V_{\rm Ce} I_{E~max}}} = \frac{100 - {\rm T_{A~max}}}{{\rm V_{\rm Ce} I_{max}}}.$$ (3-11) Substituting minimums for the maximum values in the above equation: $$T_{\rm J~min} = V_{\rm CE} I_{\rm E~min} \theta_{\rm JA} + T_{\rm A~min}. \tag{3-12}$$ $I_{\rm E~max}$ and $I_{\rm E~min}$ can be written in terms of the known information with a modification of Equation 3-4 to include $R_{\rm BB}$ , as part of $V_{\rm BE}$ . Emitter current is a maximum when $V_{\rm BE}$ is a minimum and $I_{\rm CBO}$ and $h_{\rm FE}$ are maximum. $$I_{E \text{ max}} = \frac{\frac{R_{B}V_{CC}}{R_{2}} - V_{BE \text{ min}} + I_{CBO \text{ max}}R'_{B}}{R_{E} + \frac{R'_{B}}{(h_{FE \text{ max}} + 1)}}.$$ (3-13) $$I_{E \text{ min}} = \frac{\frac{R_{B}V_{CC}}{R_{2}} - V_{BE \text{ max}} + I_{CBO \text{ min}} R'_{B}}{R_{E} + \frac{R'_{B}}{(h_{FE \text{ min}} + 1)}}.$$ (3-14) Solving equations 3-13 and 3-14 for R<sub>2</sub>: $$R_{2} = \frac{R_{B}V_{CC}}{I_{E \max} \left[R_{E} + \frac{R'_{B}}{(h_{FE \max} + 1)}\right] + V_{BE \min} - I_{CBO \max}R'_{B}}.$$ (3-15) $$R_{2} = \frac{R_{\rm B}V_{\rm CC}}{I_{\rm E \ min} \left[R_{\rm E} + \frac{R'_{\rm B}}{(h_{\rm FE \ min} + 1)}\right] + V_{\rm BE \ max} - I_{\rm CBO \ min} \ R'_{\rm B}} \ . \eqno(3-16)$$ Solving Equations 3-15 and 3-16 simultaneously for the value of the equivalent base resistance $R'_{\rm B}$ : $$R'_{B} = \frac{(I_{E \max} - I_{E \min}) R_{E} + V_{BE \min} - V_{BE \max}}{\frac{I_{E \min}}{h_{FE \min} + 1} - \frac{I_{E \max}}{h_{FE \max} + 1} + I_{CBO \max} - I_{CBO \min}}.$$ (3-17) If $R_{\rm BB}{}'$ is considered separately, the $V_{\rm BE}$ terms must be replaced by $V_{\rm B'E}$ and the value of $R_{\rm BB}{}'$ must be subtracted from the entire term on the right hand side of Equation 3-17. From Equation 3-2 $$R_{\rm B} = R'_{\rm B} - R_{\rm 3}. \tag{3-18}$$ Usually R<sub>B</sub> is known and from Equation 3-1 $$R_1 = \frac{R_B R_2}{R_2 - R_B} \ . \tag{3-19}$$ The following is an example showing how to use these equations to determine the bias network resistor values. Given: $$V_{CE} = 12 \text{ volts}$$ $I_{E \text{ min}} = 500 \text{ mA}$ $I_{E \text{ max}} = 600 \text{ mA}$ $T_{A \text{ min}} = 25 ^{\circ}\text{C}$ $T_{A \text{ max}} = 40 ^{\circ}\text{C}$ $T_{\mathrm{J~max}} = 100^{\circ}\mathrm{C}$ $R_{\mathrm{E}} = 2\Omega$ (based upon dropping 1 volt across $R_{\mathrm{E}}$ as previously discussed) $R_3 = 1.4\Omega$ (assumed value of D-C resistance of driver transformer secondary) To find $T_{J \min}$ , assume worst conditions (maximum power at maximum temperature). $\theta_{JA}$ , thermal resistance from junction to ambient, is, from Equation 3-11, $\theta_{\rm JA} = \frac{T_{\rm J~max} - T_{\rm A~max}}{V_{\rm CE} \times I_{\rm E~max}} = \frac{100 - 40}{12 \times 0.6} = 8.3 \,{\rm ^{\circ}C/W}.$ From Equation 3-12 $$T_{\rm J~min} = V_{\rm CE} \times I_{\rm E~min} \times \theta_{\rm JA} + T_{\rm A~min} = 12 \times 0.5 \times 8.3 + 25 = 75$$ °C. Assume that for 75 °C, the minimum $I_{\rm CBO}$ is 1 mA, and the maximum value at 100 °C is 20 mA. Generally the minimum $I_{\rm CBO}$ is almost negligible; the maximum value is found in the data sheet. The range of $V_{\rm BE}$ and $h_{\rm FE}$ at the extreme junction temperatures can be found in Figures 3-10 and 3-11. Similar curves are generally found in the data sheet. Figure 3-10 — Typical Power Transistor VBE Versus TJ Figure 3-11 — Typical Power Transistor here Versus T. $V_{BE\ max} = 0.23 \text{ volt (at } 75^{\circ}\text{C})$ $V_{\text{BE min}}^{\text{BH max}} = 0.15 \text{ volt (at } 100^{\circ}\text{C})$ $h_{FE \text{ max}} = 90 \text{ (at } 75^{\circ}\text{C)}$ $h_{\rm FE \ min} = 50 \ (at \ 100^{\circ} \rm C)$ Find the bias network values, $R'_B$ , $R_B$ , $R_2$ , and $R_1$ . From Equation 3-17: $$R'_{B} = \frac{(0.6 - 0.5)2 + 0.15 - 0.23}{\frac{0.5}{51} - \frac{0.6}{91} + 0.02 - 0.001} = \frac{0.12}{0.0223} = 5.4\Omega$$ From Equation 3-18: $$R_B = 5.4 - 1.4 = 4\Omega$$ From Equations 3-15 or 3-16: $$R_2 = \frac{4 \times 12}{0.5 \left(2 + \frac{5.4}{50 + 1}\right) + 0.23 - 0.001 \times 5.4} = 37.8\Omega$$ From Equation 3-19: $$R_1 = \frac{4 \times 37.8}{37.8 - 4} = 4.5$$ Note: It is possible to arrive at negative values or extremely low positive values of $R'_B$ . Such cases can be handled by increasing the value of $R_E$ or allowing a greater range of $I_E$ to provide practical values of $R'_B$ . For Class AB operation, the network is solved for one transistor. The values found are twice the actual value of $R_1$ and $R_2$ . Quite often the above design results in excessively large values of R<sub>E</sub>. Thermistor control is then required. # 3-4 — Designing with a Thermistor Thermistors are negative temperature coefficient resistors used in place of or in parallel with either $R_1$ or $R_2$ (Figure 3-6) to compensate for variations Figure 3-12 — Thermistor Value and $I_{\rm CBO}$ Versus Temperature in emitter current because of temperature change. The parallel combination of $R_1$ and $R_2$ , namely $R_{\rm B}$ of Equation 3-1, is actually the factor for which compensation is required. It is possible that one thermistor or two thermistors with or without fixed shunt resistors may be necessary. A thermistor cannot be used in place of $R_2$ or in parallel with $R_2$ because self-heating will cause its resistance value to continue to decrease. This is because a nearly constant voltage is imposed upon it. A normalized thermistor curve is shown in Figure 3-12 along with a typical $I_{\rm CBO}$ power transistor curve. To find the value of any thermistor in the range 1 to 1000 ohms and $50^{\circ}$ C to $+100^{\circ}$ C, the value at $25^{\circ}$ C is multiplied by the normalized factor as found from the curve. For instance at $50^{\circ}$ C a thermistor having a value of 25 ohms at $25^{\circ}$ C would be $$0.4 \times 25 = 10$$ ohms at 50°C. Graphical curve-shaping techniques have been developed which make it possible to design compensating networks covering a wide temperature range. Reference 5 provides a good treatment of this method. The equivalent $R'_B$ is found as a function of temperature either experimentally or calculated with Equation 3-17. A two-temperature method, which is simpler and usually adequate is described below. This method does not provide tracking but will keep $I_{\rm E}$ within limits at the two temperature extremes. - 1. Equation 3-17 will be solved for $R'_B$ at minimum ambient temperature, $T_{A \ min}$ , and another value of $R'_B$ at maximum ambient temperature, $T_{A \ max}$ . All resistors and voltages associated with $T_{A \ min}$ will use the subscript C for cold, and with $T_{A \ max}$ , an H for hot. Thus in this step we find $R'_{BC}$ and $R'_{BH}$ . - 2. Solve for $R_{2C}$ and $R_{2H}$ using Equation 3-15 or 3-16. - 3. Solve for $R_{\rm BC}$ and $R_{\rm BH}$ using Equation 3-18, assuming a practical value for the transformer secondary D-C resistance $R_3$ . - 4. Solve for $R_{1C}$ and $R_{1H}$ with Equation 3-19. - 5. The values obtained in Step 4 are the equivalent parallel-series resistance combinations of fixed resistors and thermistors. The general equation to find the thermistor value in parallel with a fixed resistor is $$R_{TC} = \frac{R_{PC}R_{PH}(1-K)}{K(R_{PC}-R_{PH})},$$ (3-20) where $R_{\rm PC}$ is the cold value of the parallel combination of a fixed resistor and a thermistor. $R_{\rm PC}$ may turn out to be either $R_1$ or both $R_1$ and $R_2$ . R<sub>PH</sub> is the hot value of the parallel combination. R<sub>TC</sub> is the cold thermistor value, and K is the ratio of the hot thermistor value to the cold value as found in Figure 3-12. The general value of the fixed resistor is $$R = \frac{R_{\rm TC}R_{\rm PC}}{R_{\rm TC} - R_{\rm PC}},$$ (3-21) where R is the fixed resistor and is not temperature dependent. The following is a modified version of the two-temperature method which uses a potentiometer in place of $R_2$ . The potentiometer provides a gain adjustment to correct for characteristic distributions at room temperature of various units of the same type. Then a thermistor-resistor combination for $R_1$ will correct for characteristic shifts caused by an increase or decrease of temperature. The transistor with the lower gain will require the lower value of $R_2$ . The method to find the circuit values is a "cut and try" one. The cold temperature limit set- tings for $R_2$ are found in conjunction with a value of $R_1$ . Then a thermistor is selected to control the $I_{\rm E}$ of the higher gain transistor at the hot temperature. Next the $I_{\rm E}$ of the lower gain transistor is checked to determine whether it is still within limits. Summarizing then six steps: - 1. Arbitrarily choose $R_E$ and the cold $R_{BC}$ . - 2. Solve for the cold R'<sub>BC</sub> with a modified form of Equation 3-18: $$R'_{BC} = R_{BC} + R_3 (3-22)$$ 3. Determine the value of $R_2$ for the high and low gain limits. A modified form of Equation 3-15 with all values at the cold temperature is used: $$R_{2 \text{ max}} = \frac{R_{BC}V_{CC}}{I_{E} \left[R_{E} + \frac{R'_{BC}}{h_{FE \text{ max}} + 1}\right] + V_{BE \text{ min}} - I_{CBO}R'_{BC}}$$ $$R_{2 \text{ min}} = \frac{R_{BC}V_{CC}}{I_{E} \left[R_{E} + \frac{R'_{BC}}{h_{FE \text{ min}} + 1}\right] + V_{BE \text{ max}} - I_{CBO}R'_{B}}$$ (3-23) The value of $R_{2~\min}$ should be at least ten times the value of $R_{\rm BC}$ to minimize an error resulting from the effect of $R_2$ on the value of $R_{\rm BC}$ . Note also the higher gain transistor will almost always have the lower $V_{\rm BE}$ . 4. The hot $R_{\rm BH}$ must now be computed by rearranging Equation 3-15 and solving for $R_{\rm B}$ . $$R_{\rm BH} = \frac{I_{\rm E\ hot} \left[ \ R_{\rm E} + \frac{R_{\rm 3}}{h_{\rm FE\ hot} + 1} \right] + V_{\rm BE\ hot} - I_{\rm CBO\ hot} R_{\rm 3}}{\frac{V_{\rm CC}}{R_{\rm 2\ max}} + I_{\rm CBO\ hot} - \frac{I_{\rm E\ hot}}{h_{\rm FE\ hot} + 1}}$$ (3-25) Values selected are those associated with the higher gain transistor at the hot temperature. 5. Insert into a modified Equation 3-13 the value of $R_{\rm BH}$ and the other characteristic values of the lower gain transistor at the hot temperature: $$I_{E \text{ hot}} = \frac{\frac{R_{BH}V_{CC}}{R_{2 \text{ min}}} - V_{BE \text{ hot}} + I_{CBO \text{ hot}} (R_{BH} + R_3)}{R_E + \frac{R_{BH} + R_3}{h_{FE \text{ hot}} + 1}}$$ (3-26) If this $I_{\rm E\ hot}$ value is not within the allowable limits the values of $R_{\rm E}$ and $R_{\rm B}$ must be adjusted until it is. 6. The parallel network or $R_1$ and $R_{\rm TC}$ which forms $R_{\rm B}$ now is determined from modified versions of Equations 3-20 and 3-21: $$R_{TC} = \frac{R_{BC}R_{BH}(1 - K)}{K(R_{BC} - R_{BH})}$$ (3-27) $$R_1 = \frac{R_{TC}R_{BC}}{R_{TC} - R_{RC}}$$ (3-28) Example (using potentiometer and thermistor, see Figure 3-13): Figure 3-13 — Thermistor Control ### Given: | | Cold | Hot | |---------------------------------|------------------------------|------------| | $T_A$ | 25°C | 75°C | | $\mathrm{T_{J}}$ | 35°C | 85°C | | $\mathbf{I_E}$ | 0.5A (min) | 0.6A (max) | | $I_{CBO}$ | 0.2 mA | 4.0 mA | | $h_{\mathrm{FE\ max}}$ | 100 (high gain transistor) | 120 | | $h_{\mathrm{FE}\ \mathrm{min}}$ | 50 (low gain transistor) | 60 | | $V_{\mathrm{BE\ max}}$ | 0.5 V (low gain transistor) | 0.4 volt | | ${ m V_{BE~min}}$ | 0.4 V (high gain transistor) | 0.3 volt | | $ m V_{CC}$ | 12 V | 12 V | #### Find: Values of potentiometer, $R_1$ and $R_{TC}$ . ### Solution: - 1. Let $R_E = 0.3\Omega$ and $R_{BC} = 10\Omega$ . - 2. From Equation 3-22 assume $R_3=0.$ Then $\,R'_{\,{\rm BC}}=10\Omega\,$ - 3. From Equation 3-23 $$R_{2 \text{ max}} = \frac{10 \times 12}{0.5 \left[0.3 + \frac{10}{100 + 1}\right] + 0.4 - 0.2 \times 10^{-3} \times 10}$$ $$R_{2 \text{ max}} = 200\Omega$$ From Equation 3-24 $$R_{2 \text{ min}} = \frac{10 \times 12}{0.5 \left[0.3 + \frac{10}{50 + 1}\right] + 0.5 - 0.2 \times 10^{-3} \times 10}$$ $$R_{2~min}=160\Omega$$ 4. From Equation 3-25, for the higher gain transistor: $$R_{BH} = \frac{0.6 \ [0.3 + 0] + 0.3}{\frac{12}{200} + 4 \times 10^{-3} - \frac{0.6}{120 + 1}}$$ $R_{\rm BH} = 8.14\Omega$ 5. From Equation 3-26 for lower gain transistor $$I_{E\ hot} = \frac{\frac{8.14 \times 12}{160} - 0.4 + 4 \times 10^{-3} \times 8.14}{0.3 + \frac{8.14}{60 + 1}}$$ $I_{E,hot} = 0.557A$ , which is in limits. 6. For this example K = 0.18 at $75^{\circ}$ C (from Figure 3-12). From Equation 3-27: $$R_{TC} = \frac{10 \times 8.14(1 - 0.18)}{0.18(10 - 8.14)}$$ $R_{TC} = 200\Omega$ thermistor. From Equation 3-28: $$R_1 = \frac{200 \times 10}{200 - 10} = 10.5\Omega$$ resistor. The complete circuit is shown in Figure 3-13. Other temperature compensated (T.C.) resistors are available which do not change with temperature as much as thermistors. These have both negative and positive coefficients. The positive type may be used in place of $R_{\rm E}$ or $R_{\rm 2}$ of Figure 3-6. ### 3-5 — Diode Stabilization The use of one or two diodes to provide stabilization is also a very efficient method of temperature compensating power transistors. Two such circuits are shown in Figures 3-14 and 3-15. Figure 3-14 — Single Diode Compensation Figure 3-15 — Two Diode Compensation The single-diode method of compensation is based on the assumption that the forward voltage drop across the diode (which has a negative temperature coefficient of 1.8 mv/ $^{\circ}$ C) will compensate for the change in $V_{\rm BE}$ . However $V_{\rm BE}$ can have either positive, negative, or zero change with temperature, so the diode method is suitable only in specialized cases. The two-diode method uses one diode, $D_1$ , in the same manner as the single diode in the method discussed above. The second diode, $D_2$ , is reverse—biased and should have a leakage current, $I_{\rm CBO}$ , somewhat larger than the transistor $I_{\rm CBO}$ . Diode $D_2$ allows an $I_{\rm CBO}$ path which is in series with the transistor collector diode. This provides a low voltage drop for $I_{\rm CBO}$ without affecting normal bias settings. When $D_1$ , $D_2$ , $R_B$ , and $R_E$ are at optimum values, excellent stability will usually result. Normally these values are determined by experimental methods although graphical methods such as shown in Figures 3-3, 3-5, and 3-9 can be of assistance. # 3-6 — Testing of Stability Stability should be tested throughout the entire temperature range. All prototype circuits should be completely tested with as many possible combinations of the variables as is practical. If $I_{\rm CBO}$ is the only suspected cause of unstable operation, a simple room temperature check can be made using an $I_{\rm CBO}$ simulator. This simulator, described in Figure 3-16, injects a constant current (equal to the value of $I_{\rm CBO}$ at the hot temperature) into the base. The stability of the circuit is checked by monitoring emitter or collector current. Collector current is usually monitored because the meter resistance will not upset the circuit. The value of $R_{\rm CBO}$ should be at least ten times the value of $R_{\rm CBO}$ of Equation 3-2. Figure 3-16 — ICBO Simulator # 3-7 — Thermal Runaway Thermal runaway occurs when the junction temperature builds up because the heat sink is not capable of dissipating heat fast enough. If all other transistor characteristics are temperature independent, the $I_{\rm CBO}$ factor increasing with temperature causes a regeneration effect on junction temperature. Consider that the term $S_I \times I_{CBO} \times V_{CE}$ is the D-C power loss in excess of the normal power loss $I_C V_{CE}$ . This additional power dissipation causes a rise in junction temperature which increases $I_{CBO}$ , in turn creating more power dissipation and so on. The final junction temperature can be expressed as: $$T_{I} = T_{A} + \theta_{IA}I_{E}V_{CE} + \theta_{JA}S_{I}V_{CE}I_{CBOTJ}.$$ (3-29) Also, for germanium transistors: $$I_{CBOTJ} = I_{CBOTO} \times e^{\left[\frac{(T_J - T_O) 8350}{T_O T_J}\right]},$$ (3-30) where $T_{\rm O}$ is some reference temperature and $I_{\rm CBOTO}$ and $I_{\rm CBOTJ}$ are the collector cutoff currents measured at $T_{\rm O}$ and $T_{\rm J}$ respectively. The value, 8350, is a constant associated with the germanium junction. Figure 3-17 — Thermal Runaway for a Typical Condition Therefore, $$T_{J} = T_{A} + \theta_{JA}I_{E}V_{CE} + \theta_{JA}S_{I}V_{CE}I_{CBOTO}e^{\left[\frac{(T_{J} - T_{O})}{T_{O}T_{J}^{*}}\right]}.$$ (3-31) $^*T_J$ and $T_O$ in the exponential term must be expressed in degrees Kelvin. (Add 273° to all Centigrade readings.) All other temperatures are in degrees Centrigrade. A plot of $T_A$ vs $T_J$ is shown in Figure 3-17. Thermal runaway will occur when the rate of increase of junction temperature is greater than the rate of increase of ambient temperature. This thermal runaway factor can be expressed by differentiating Equation 3-31 with respect to ambient temperatures. $$T_{R} = \frac{dT_{J}}{dT_{A}} = \frac{1}{1 - \left[\frac{8350}{(T_{J})^{2}} \theta_{JA} S_{I} V_{CE} I_{CBOTO}\right] e^{\left[\frac{(T_{J} - T_{O}) 8350}{T_{J} T_{O}}\right]}$$ (3-32) or $$T_{R} = \frac{1}{1 - \frac{8350}{(T_{J})^{2}} \times \theta_{JA} S_{I} V_{CE} I_{CBOTJ}}.$$ (3-33) Thermal runaway approaches infinity when the denominator approaches zero. $$T_{\rm R} = \infty$$ when $\frac{8350}{(T_{\rm J})^2} \times \theta_{\rm JA} S_{\rm I} V_{\rm CE} I_{\rm CBOTJ}$ approaches unity. (3-34) Therefore to prevent thermal runaway, $$\theta_{\rm JA} S_{\rm I} V_{\rm CE} I_{\rm CBOTJ} < \frac{(T_{\rm J})^2}{8350} \,.$$ (3-35) For Motorola industrial power transistors, $T_{\rm J~max}$ is $100^{\circ}{\rm C}$ or $373^{\circ}{\rm K}$ , and the criteria for thermal runaway is $$\theta_{\rm JA} S_{\rm I} V_{\rm CE} I_{\rm CBOTJ} < \frac{373 \times 373}{8350} < 16.7$$ (3-36) *Note:* Equation 3-36 must not be solved for $\theta_{JA}$ . This criteria means that to avoid thermal runaway for a transistor having a maximum $T_J=100\,^{\circ}\text{C}$ , the product of thermal resistance, current stability factor, collector-to-emitter voltage, and $I_{CBO}$ at $100\,^{\circ}\text{C}$ must be less than 16.7. The allowable ambient temperature would then be calculated by rewriting Equation 3-29 as $$T_{A} = T_{J} - \underbrace{\theta_{JA} I_{E} V_{CE}}_{\text{DA}} - \underbrace{\theta_{JA} S_{I} V_{CE} I_{CBOTJ}}_{\text{Temperature rise due}}$$ $$\text{Temperature rise due}$$ $$\text{to quiescent power}$$ $$\text{to } I_{CBO} \text{ induced power}$$ $$(3-37)$$ The maximum allowable thermal resistance can then be expressed as $$\theta_{\rm JA~max} = \frac{T_{\rm JMAX} - T_{\rm AMAX}}{I_{\rm E} V_{\rm CE} + S_{\rm I} V_{\rm CE} I_{\rm CRO} / T_{\rm JMAX}}$$ (3-38) ### Power Amplifiers Given: Motorola 2N1531 in a Class A circuit where: $$\begin{split} &I_{\rm E}=0.5A\\ &V_{\rm CE}=10V\\ &T_{\rm A~max}=50^{\circ}C\\ &T_{\rm J~max}=100^{\circ}C. \end{split}$$ Permissible change of $I_E$ due to distortion reasons is: $\Delta I_E = 50 \text{ mA from } 25^{\circ}\text{C}$ ambient Find: Permissible $S_I$ and $\theta_{JA}$ to avoid thermal runaway. Solution: $$\begin{split} S_{\rm I} &= \frac{\Delta I_{\rm E}}{\Delta I_{\rm CBO}} \\ I_{\rm CBO} &= 125\,^{\circ}{\rm C} = 0.2 \times 10^{-3}{\rm A} \\ I_{\rm CBO} &= 1200\,^{\circ}{\rm C} = 12 \times 10^{-3}{\rm A} \\ \Delta I_{\rm CBO} &= 11.8 \times 10^{-3}{\rm A} \\ S_{\rm I} &= \frac{50 \times 10^{-3}}{11.8 \times 10^{-3}} = 4.24 \end{split}$$ Thermal runaway criteria: $$S_{\rm I}V_{\rm CE}\theta_{\rm JA}I_{\rm CBO}$$ ] $_{100^{\circ}{\rm C}}<16.7$ $4.24\times10\times6.66\times12\times10^{-3}=3.38$ From Equation 3-38: $$\begin{split} \theta_{\rm JA~max} &= \frac{T_{\rm J~max} - T_{\rm A~max}}{I_{\rm E}V_{\rm CE} + S_{\rm I}V_{\rm CE}I_{\rm CBO}T_{\rm J~max}} \\ \theta_{\rm JA~max} &= \frac{100 - 50}{0.5 \times 10 + 4.24 \times 10 \times 12 \times 10^{-3}} \\ \theta_{\rm JA~max} &= 9.10 \, ^{\circ}{\rm C/W}. \end{split}$$ # 3-8 — Basic Power Amplifiers (Class A) Power amplifiers are concerned with one purpose, to deliver a certain amount of power into a load, generally a loud speaker. Obviously an amplifying device used in such applications must have high gain, high efficiency, extended frequency response, and be capable of large power dissipation. A power transistor is such a device. **CLASS A SINGLE-ENDED POWER AMPLIFIERS:** Class A single-ended power amplifiers, as defined in Section 3-1, allow 360° of sine wave conduction. A typical common-emitter power stage is illustrated in Figure 3-18. Figure 3-18 — Typical Class A Audio Amplifier The common emitter connection provides the greatest gain and is most often used. This stage will be analyzed in the succeeding section. The D-C circuit in Figure 3-18 is the same as Figure 3-7 and the setting of the Q point is as described in Section 3-1. Since the $R_{\rm E}$ and $R_{\rm B}$ resistors are now bypassed, the composite characteristic curves for A-C operation will not include their effect and the equivalent A-C circuit will be as shown in Figure 3-19. Figure 3-19 — Common Emitter Equivalent AC Circuit In the A-C equivalent circuit, $R'_g$ includes the D-C resistance of the transformer and the equivalent bias network plus the transformed value of the generator resistor, $R_g$ , looking back into the secondary of the driver transformer, $T_1$ . The value of $R'_L$ is the transformed value of the load resistance looking into the primary of the output transformer, $T_2$ . **POWER GAIN:** Analysis of the circuit in Figure 3-18 will show that the power output is limited by the voltage and the load resistors. This analysis results in Equations 3-39 and 3-40 which apply up to the point of signal clipping, assuming $V_{\rm Csat}$ and $I_{\rm CBO}$ to be negligible. Also see Figure 3-20. Figure 3-20 — Single Ended Power Output — Load Resistance Nomograph $$P_0 = i_c^2 R'_L$$ (3-39) $$P_{o \text{ max}} = \frac{(V_{CC})^2}{2R'_{L}}$$ (3-40) where i<sub>e</sub> is rms collector current and V<sub>CC</sub> is D-C collector supply voltage. Considering the output transformer, T2: $$P_{o \text{ max}} = \left(\frac{N_2}{N_1}\right)^2 \times \frac{(V_{CC})^2}{2R_L}.$$ (3-41) Input power to a stage is: $$P_{i} = (i_{b})^{2} (R'_{g} + h_{ie})$$ (3-42) Assuming $h_{ie} \ll R_B$ , power gain, $G_s$ , of the stage is: $$G_{s} = \frac{P_{o}}{P_{i}} = \frac{i_{c}^{2}R'_{L}}{i_{b}^{2}(R'_{g} + h_{ie})} = \frac{(h_{fe})^{2}R'_{L}}{R'_{g} + h_{ie}}$$ (3-43) Maximum stage power gain will occur when R' $_{\rm g}$ is zero and maximum power transfer occurs when R' $_{\rm g}=h_{\rm ie}.$ Maximum stage power gain at maximum power transfer $$G'_{s} = \frac{(h_{fe})^{2}R'_{L}}{2h_{ie}}$$ (3-44) Usually no attempt is made to match the load resistance, $R_{\rm L}$ , to the transistor output resistance, $r_{\rm o}$ , because the load is completely dependent upon power level and available supply voltage. **COMMON EMITTER CONNECTION:** A correlation between $h_{\rm fe}$ and $h_{\rm ie}$ in power transistors can be seen in the simple equivalent circuit of the input shown in Figure 3-21. Figure 3-21 — Equivalent AC Transistor Input Circuit From Figure 3-21, the input resistance, r<sub>ie</sub>, may be developed: $$r_{ie} \approx h_{ie} \approx r_{bb}' + h_{fe}r_{eb}' \tag{3-45}$$ Thus transistor power gain may be written $$G_{e} = \frac{(h_{fe})^{2}R'_{L}}{r_{bb}' + h_{fe}r_{eb}'}$$ (3-46) Combining Equations 3-45 and 3-46 $$G_{\rm e} = \frac{(h_{\rm fe})^2 R'_{\rm L}}{h_{\rm ie}}.$$ (3-47) Since $$g_{fe} = \frac{h_{fe}}{h_{ie}}, \qquad (3-48)$$ $$G_{\rm e} = (h_{\rm fe})(g_{\rm fe}R_{\rm L}).$$ (3-49) Power Gain = (Current gain) (Voltage gain) The correlation of $h_{\rm ie}$ , $h_{\rm FE}$ , and $G_{\rm e}$ for one group of Motorola power transistors has been plotted along with a frequency cutoff correlation line in Figure 3-22. Figure 3-22 — Typical Relation of $G_e$ , $h_{fe}$ , $h_{ie}$ , and $F_{ae}$ **COMMON-BASE CONNECTION:** Common-base connection requires that the signal be fed into the emitter as shown in Figure 3-23. Input current very nearly equals output current because the current gain is near unity. Figure 3-23 — Common Base The input resistance is: $$r_{ib} \approx h_{ib} \approx r_{eb}' + \frac{r_{bb}'}{h_{fo}}, \qquad (3-50)$$ and power gain is $$G_{b} = \frac{(h_{fb})^{2} R_{L}}{r_{eb}' + \frac{r_{bb}'}{h_{c}}} = \frac{(h_{fb})^{2} R_{L}}{r_{ib}}.$$ (3-51) Because $h_{fb} \approx 1$ , $(h_{fb})^2 \approx 1$ . Also $$r_{ib} \approx h_{ib} \approx \frac{h_{ie}}{h_{fe}} = \frac{1}{g_{fo}}.$$ (3-52) Thus Equation 3-51 can be rewritten $$G_{\rm b} = g_{\rm fe} R_{\rm L}. \tag{3-53}$$ The power gain of the common base configuration is then equal to the voltage gain portion of the common-emitter equation (3-49). **COMMON COLLECTOR:** Similar arguments hold for common-collector circuits where voltage gain is nearly unity. Thus for the circuit of Figure 3-24, input resistance and power gain are: $$r_{ic} \approx h_{ie} + (h_{fe} + 1) R_{L} \approx h_{fe} R_{L},$$ (3-54) and $$G_c = h_{fe} \tag{3-55}$$ which is the current gain portion of the common emitter equation 3-49. Figure 3-24 — Common Collector # 3-9 — Distortion (Class A) The distortion of a Class A-biased amplifier is theoretically zero but due to nonlinear characteristics of the transistor, a certain amount of distortion exists. Distortion can be minimized in common-emitter circuits by driving the base from a low source impedance, as illustrated in Figure 3-25. The usual practice is to match the driving impedance with the transistor input impedance for maximum power gain. This level (10-30 ohms) results in low distortion. Distortion versus source impedance is shown in Figure 3-26 for a typical 2N176 Motorola power transistor at 2 watts output power, with $h_{ie} \approx 15$ ohms. Figure 3-25 — Effect of Source Resistance Upon Distortion Figure 3-26 — Distortion Versus Source Impedance for 2N176 # 3-10 — Efficiency (Class A) The maximum efficiency of a transformer-coupled Class A stage occurs at maximum output power and cannot exceed 50% for pure sine wave operation. The efficiency is a direct function of power output. Current and voltage waveforms are shown in Figure 3-27. Figure 3-27 — Relation of DC Collector Voltage and Current to AC Voltage and Current The power dissipated in the device will be the time integral of the transistor current and voltage. $$P_{\rm d} = \frac{1}{2\pi} \int_0^{2\pi} v_{\rm c} i_{\rm c} dt, \qquad (3-56)$$ where $$v_c = V_{CC} - KV_{CC} \sin \omega t, \qquad (3-57)$$ $$i_c = \frac{V_{CC}}{R_L} + \frac{KV_{CC}}{R_L} \sin \omega t, \qquad (3-58)$$ $P_d$ = power dissipated in the transistor, and K = a proportional constant from 0 to 1 depending on the voltage output level. K is defined as the ratio of the peak signal voltage divided by V<sub>CC</sub>: $$K = \frac{V_p}{V_{CC}}.$$ (3-59) Thus: $$P_{\rm d} = \frac{1}{2\pi} \left[ \frac{(V_{\rm CC})^2}{R_{\rm L}} + \frac{K^2 (V_{\rm CC})^2}{R_{\rm L}} \sin^2 \omega t \right] d\omega t \qquad (3-60)$$ $$P_{\rm d} = \frac{(V_{\rm CC})^2}{R_{\rm L}} - \frac{K^2(V_{\rm CC})^2}{2R_{\rm L}}.$$ (3-61) The output power delivered to the load at any level will be: $$P_0 = \frac{K^2 (V_{CC})^2}{2 R_L}.$$ (3-62) The power supplied from the battery $(P_{\rm DC})$ must equal the power dissipated in the transistor plus the load power: $$P_{DC} = P_d + P_o, \text{ or }$$ (3-63) $$P_{d} \equiv P_{DC} - P_{o}. \tag{3-64}$$ From Equations 3-61 to 3-63, $$P_{DC} = \frac{(V_{CC})^2}{R_r}$$ (3-65) or from Figure 3-27, $$P_{DC} = V_{CC}I_0. \tag{3-66}$$ This D-C power from the battery is independent of the signal power. The efficiency is defined as output power divided by supply power; $$\eta = \frac{P_o}{P_{DC}},\tag{3-67}$$ $$\eta = \frac{P_o}{P_d + P_o}, \tag{3-68}$$ $$\eta = \frac{1}{1 + \frac{P_{\rm d}}{P_{\rm o}}}.$$ (3-69) By combining Equations 3-61, 3-62 and 3-69, Class A efficiency, $\eta$ , becomes $$\eta = \frac{K^2}{2}.\tag{3-70}$$ Since both efficiency and power output varies as $K^2$ , the relation of $\eta$ to $P_0$ is linear. At maximum power output, K will equal unity and the best Class A efficiency will be 0.5 or 50%. Actual efficiency cannot reach 50% because of saturation voltage at peak current. The peak current equals $$I_{p} = \frac{2V_{CC} - V_{CE\,sat}}{R_{L}}.$$ (3-71) # 3-11 — Push-Pull Amplifiers (Class A, AB, and B) Because of the efficiency limitations of single-ended Class A operation, the more efficient push-pull Class AB circuit is often used at high power levels. Push-pull is also attractive from output transformer considerations. It permits reduction of core size because the D-C currents in each half of the primary winding tend to cancel each other's effect on core saturation flux. A typical push-pull circuit is shown in Figure 3-28. The A-C output equivalent circuits for Class B and Class A are shown in Figures 3-29 and 3-30. The effects of adjusting the bias to obtain the desired class of operation in push-pull arrangements can best be illustrated by examining the composite transconductance transfer characteristic curves in Figures 3-31 and 3-32. Figure 3-31 shows that pure Class B operation will have a cross-over distortion effect in the output wave shape due to the nonlinearity of the transconductance curve. The current gain $I_{\rm C}$ versus $I_{\rm B}$ curve will show similar effects. With Class B operation the composite static curves are identical with the dynamic curves. To eliminate the cross-over distortion in the dynamic curves, a forward bias is applied. This has the effect of sliding the lower curve, $Q_2$ , to the right. The static curves for each transistor are still the same. However, both bases share the same forward voltage bias because with transformer coupling the base to emitter junctions of $Q_1$ and $Q_2$ are effectively in parallel. The composite dynamic $V_{\rm BE}\text{-}I_{\rm C}$ curve is the sum of the two static curves added together in the current direction. Figure 3-29 — Class B Push-Pull Output Equivalent Circuit Figure 3-30 — Class A Push-Pull Output Equivalent Circuit Figure 3-32 — Class A and AB Push-Pull Composite V<sub>BB</sub>-I<sub>C</sub> Curve For small signals both transistors conduct for the full 360° as in single-ended Class A operation. The total collector output current for small signals is the sum of the output current of the individual transistors. Distortion cancellation is comparable to single-ended use since the composite dynamic curve is much more linear at small signals than curves of the individual transistors, which are very nonlinear. With large-signal input the operation becomes essentially Class B. If large-signal Class A operation is desired, the bias is increased and the dynamic composite curve applies over a larger range. Graphical analysis of the input and output characteristics helps explain certain aspects of push-pull operation. For instance, the composite input curve shown in Figure 3-33 is similar to the curve for transconductance. Figure 3-33 — Composite Dynamic Push-Pull Input Curve The composite output characteristic curve is shown in Figure 3-34, which illustrates an inverted output characteristic for one of the transistors, $Q_2$ . The output characteristics of the two transistors share a common point at the battery potential $V_{\rm CC}$ . The load lines for the various classes of operation are indicated on the composite curve. The composite dynamic load line extends from $I_{\rm P1}$ to Figure 3-34 — Composite Push-Pull Output Characteristic $I_{P2}$ , passing through $V_{\rm CC}$ . It is the same regardless of the class of operation. However, the load line for each transistor varies considerably with bias and exerts a considerable effect on gain. These load lines can be observed very easily on an oscilloscope by the insertion of a current-sensing resistor in series with one collector. When operating Class B, the dynamic composite line, $R_{\rm cc}/4$ , is also the individual transistor load line. With Class A operation the load resistance per transistor, $R_{\rm cc}/2$ , is represented by the dashed line and is equal to twice the Class B load resistance. When operating Class AB the load resistance per transistor shifts from the Class A value at low signals to the Class B value at large signals for half the wave and becomes infinite (the horizontal portion) during the cutoff portion of the wave shape. The manner in which maximum output is related to $V_{\rm CC}$ and load resistance can best be demonstrated by assuming perfect transformers. It can be shown that the equivalent collector-to-collector resistance, regardless of class of operation, is: $$R_{ec} = \left(\frac{2N_1}{N_2}\right)^2 R_L \ . \tag{3-72}$$ The maximum power output per transistor during its conduction will be equal to the rms value of $V_{\rm CC}$ squared, divided by the load resistance per transistor, or $$P_{o \text{ max}} = \frac{(V_{CC})^2}{2R'_{L}}.$$ (3-73) With Class B operation $$R'_{LB} = \frac{R_{cc}}{4}$$ (3-74) A single transistor see one-fourth of the total collector-to-collector resistance. This effect is due to the 2:1 turns ratio of the transformer primary which gives a 4:1 impedance ratio. The R'<sub>LR</sub> is the composite dynamic load line of Figure 3-34. For Class A operation $$R'_{LA} = \frac{R_{cc}}{2}$$ . (3-75) Equations 3-74 and 3-75 are illustrated by the composite output curve. Thus maximum Class B power output is $$P_{\rm oB\ max} = \frac{2(V_{\rm CC})^2}{R_{\rm cc}}.$$ (3-76) Note that both the total and the individual transistor power during its 180° conduction interval are the same as the maximum Class B power output. Average power output per transistor for 360° would be half this value. Class B power output curves are shown in Figure 3-35. Class A power output per transistor is $$P'_{oA \text{ max}} = \frac{(V_{CC})^2}{R_{cc}}.$$ (3-77) Figure 3-35 - Push-Pull Power Output - Load Resistance Nomograph Since both transistors operate 360° in Class A operation, the power is additive in the load. Thus, total maximum Class A power output is $$P_{oA \max} = \frac{2(V_{CC})^2}{R_{cc}}.$$ (3-78) Therefore the maximum power output for Class A operation and Class B operation is the same. Then the maximum power output for push-pull operation is $$P_{\text{oPP max}} = \left(\frac{N_2}{N_1}\right)^2 \times \frac{(V_{\text{CC}})^2}{2R_{\text{L}}}.$$ (3-79) Maximum push-pull power output is similar to the Class A single-ended Equation 3-41 except that $N_1$ in the push-pull case has half the number of total primary turns. Also with pure Class B push-pull the actual power output will usually be somewhat lower than the theoretical power because of the cross-over portion which eliminates part of the useful conduction: **PUSH-PULL INPUT RESISTANCE:** The input resistance of transformer-coupled push-pull stages is complicated somewhat by the nonlinearity of $V_{\rm BE}$ versus $I_{\rm B}$ . The following equations, however, are close to the true values: For Class A operation $$R_{in} \approx h_{ie}$$ , and (3-80) $$R_{\rm bh} \approx 2h_{\rm ie}.$$ (3-81) For Class B operation $$R_{in} \approx h_{ie}$$ , and (3-82) $$R_{bb} \approx 4h_{ie}.$$ (3-83) **PUSH-PULL POWER GAIN:** Power gain relationships can be developed in the same manner as the single-ended relationships. For both Class A and B operation $$G_{\rm e} = \frac{(h_{\rm fe})^2 R_{\rm ec}}{R_{\rm bb}} \,. \tag{3-84}$$ Class A --- $$G_{eA} = \frac{(h_{fe})^2 R_{cc}}{2h_{fe}}$$ (3-85) Class B - $$G_{eB} = \frac{(h_{fe})^2 R_{cc}}{4h_{ie}}$$ (3-86) Therefore, Class A push-pull operation will theoretically result in twice the power gain of Class B operation. This means power gain will vary with power output in Class AB operation. Also current gain drops as collector current increases and all classes of operation show a loss in power gain at high power levels. #### 3-12 — Push-Pull Distortion If the relation of base-emitter voltage to collector current were perfectly linear, a single-ended Class A stage would have zero harmonic distortion. This is also true for Class A push-pull. But linearity may not eliminate harmonic distortion in Class B or Class AB push-pull operation. Consider two transistors, chosen with perfectly linear $V_{\rm BE}$ versus $I_{\rm C}$ curves but with different transconductances. This condition is shown graphically in Figure 3-36. In the special case where the slopes of the two devices are equal there will be no distortion. In practice, transistors do not have linear characteristics; however, matching of both current gain and transconductance will reduce the large signal distortion in Class B push-pull. Also if the matching is perfect all even order harmonics will be canceled. There would be little use for Class AB operation if the hypothetical linearity were possible since increased distortion would result even if matched units were used. This distortion effect is shown in Figure 3-37. The actual transconductance curve (and sometimes the current gain) will be very nonlinear at low collector currents and will asymptotically approach a Figure 3-36 — Class B Push-Pull Transconductance Class AB Push-Pull Operation of Linear Transistor Dynamic Curve Showing Effect of Mismatch straight line function for a large part of its useful range. Thus with carefully matched devices, very low distortion is possible with Class AB operation, as shown in Figure 3-32. In actual circuits the resistances of the generator and bias network frequently can be optimized to improve over-all linearity although at a sacrifice in gain. For instance, employing the common-collector configuration (emitter follower) will usually decrease distortion. If the load impedance for the emitter follower is a pure resistance it will swamp out the transistor nonlinearities. This type of linear operation is discussed in Section 3-18 on the design of a 10-watt amplifier. ## 3-13 — Push-Pull Circuit Efficiency Efficiency of a Class A push-pull stage is a linear function of power output and is equal to the efficiency of a Class A single-ended stage, namely 50% maximum at maximum power output. However the Class B efficiency is not a linear function, as shown by the following analysis: The collector current wave shape per transistor is a half-wave pulse and the voltage wave shape a sine wave. This combination results in a power wave shape similar to that in Figure 3-38. Figure 3-38 — Class B Push-Pull Collector Current, Voltage and Power Dissipation Waveshapes ### Power Amplifiers The power pulses have a frequency component double that of the voltage frequency. The peak of the power pulses varies directly with the output voltage level, whereas the valley between the pulses varies inversely as the output voltage. This variation in power distribution throughout the conduction period has the effect of increasing the power dissipation as output power is decreased from maximum until a peak is reached at the power level equal to four-tenths of the maximum power output. The power dissipated in each transistor for the full cycle is $$P_{d} = \frac{1}{2\pi} \int_{0}^{\pi} (V_{CC} - KV_{CC} \sin \omega t) \left( \frac{KV_{CC}}{R'_{LB}} \sin \omega t \right) d\omega t, \qquad (3-87)$$ or $$P_{\rm d} = \frac{K(V_{\rm CC})^2}{\pi R'_{\rm LB}} \left[ 1 - \frac{K\pi}{4} \right]. \tag{3-88}$$ The efficiency is $$^{\eta} = \frac{1}{1 + \frac{P_{d}}{P_{c}}} , \qquad (3-89)$$ where $P_d$ is the power dissipated by each transistor for the full cycle and $P_o$ is the average power delivered to the load by each transistor for the full cycle. Class B output power for each transistor at any level is $$P_{o} = \frac{(KV_{CC})^{2}}{4R'_{LB}} \text{ per full cycle.}$$ (3-90) From Equations 3-88, 3-89 and 3-90 $$\eta_{\rm PP \ max} = \frac{K_{\pi}}{4} \ . \tag{3-91}$$ Because maximum efficiency results with K=1, which is when peak signal voltage equals $V_{\rm CC},$ $$\eta_{\rm PP\ max} = \frac{\pi}{4} = 78.5\%.$$ (3-92) Class B push-pull efficiency is directly proportional to the voltage level in the output signal, but does not vary directly with power out. Thus a plot of efficiency against power output will be similar to that of Figure 3-39, where efficiency, $\eta_{\rm PP\,max}$ , is plotted against the ratio of power out to the maximum power output ( $K^2$ ). The maximum dissipation within each transistor can be obtained by combining Equations 3-88 and 3-90 and expressing the power dissipation in terms of power output and some constants. Setting power output $\mathrm{d}P_d/\mathrm{d}P_o=0$ will result in the values of $P_d$ and $P_o$ , where $P_d$ is a maximum. Figure 3-39 — Class B Push-Pull Efficiency as a Function of Output Power Figure 3-40 — Class B Push-Pull Power Dissipated as a Function of Power Output Combining Equations 3-88 and 3-90 yields $$P_{\rm d} = \frac{2V_{\rm CC}\sqrt{P_{\rm o}}}{\pi\sqrt{R'_{\rm LB}}} - P_{\rm o}. \tag{3-93}$$ Differentiating Equation 3-95 yields $$\frac{\mathrm{dP_d}}{\mathrm{dP_o}} = \frac{\mathrm{V_{CC}}}{\pi \sqrt{\mathrm{R'_{LR}}} \sqrt{\mathrm{P_o}}} - 1. \tag{3-94}$$ Maximum dissipation occurs when this expression equals 0. Where $P_{\rm d}$ is maximum $$P_{o} = \frac{(V_{CC})^{2}}{\pi^{2}R'_{LB}}.$$ (3-95) Substituting Equation 3-93 in Equation 3-95: $$P_{\rm d\ max} = \frac{(V_{\rm CC})^2}{\pi^2 R'_{\rm LB}} \,. \tag{3-96}$$ Therefore at maximum power dissipation $P_{\rm o}=P_{\rm d~max}$ and the efficiency, $\eta,=50\%$ . This maximum dissipation occurs when $$K = \frac{2}{\pi},\tag{3-97}$$ and the output power is $$P_{o} = \frac{4}{\pi^{2}} P_{o \text{ max}}, \tag{3-98}$$ or $$P_o \approx 0.4 P_{o \, \text{max}} \tag{3-99}$$ at the maximum total dissipation, as shown in Figure 3-40. For each transistor, the dissipation is one-half the amount from Figure 3-40. The peak current for push-pull operation is the same for either Class A or B: $$I_{\text{peak}} = \frac{4V_{\text{CC}}}{R_{\text{CC}}} \tag{3-100}$$ ### 3-14 — Amplifier Design Procedures The design of audio amplifiers requires a logical approach and the making of certain arbitrary decisions. The following points have proved useful in outlining design program requirements. ### I. Ideal Design Case - A. Approximate an ideal design by assuming perfect transistors, base the design upon typical gain, and so forth. - B. Solve for load resistance, power gain, collector peak voltage, and "Q" point from maximum power output requirements and convenient supply voltage. ### II. Actual Design Case (Based on values obtained in the ideal design case.) - A. Set up a general bias network, establishing values where practical (see Section 3-3). In single-ended Class A, set $R_{\rm E}$ such that nominal $I_{\rm C}\times R_{\rm E}$ is in the 0.5 V to 1.0 V range. - B. Establish a practical load line based on $R_{\rm E}$ , $R_{\rm C}$ , transistor saturation resistance ( $R_{\rm C~sat}$ ), and transformer losses. The design center load resistance will not allow clean output with all variations. Thus, a lower resistance must be assumed. A practical method is to design for a 50% increase in power output for Class A and 25% for Class B which allows for various losses. Thus . . . Class A $$R'_{L} = \frac{(V_{CC})^2}{3P_{o,war}},$$ (3-101) and Figure 3-41 — Graphical Method to Find I $_{\rm C\ max}$ and I $_{\rm C\ min}$ C. From Figure 3-41, since $I_{Cmax} \approx I_{Emax}$ , the following equations can be developed: $$I_{\mathrm{E\ max}} = \frac{V_{\mathrm{CC}} \left[\ 1 - \sqrt{2/3} \left(\ 1 + \frac{R_{\mathrm{C\ sat}}}{R_{\mathrm{L}}'}\right)\right]}{R_{\mathrm{C}} + R_{\mathrm{E}} + R_{\mathrm{C\ sat}}} \,,$$ which, when $R_{\rm C\ sat}$ is much smaller than $R_{\rm L}'$ , reduces to $$I_{E \text{ max}} = \frac{0.19V_{CC}}{R_{C} + R_{E} + R_{C \text{ sat}}}$$ (3-103) $$I_{\rm E \ min} = \frac{\sqrt{2/3} \ V_{\rm CC}}{R'_{\rm L}}$$ (3-104) #### **DESIGN EXAMPLE** Class A single-ended, transformer-coupled $$V_{CC} = 12V$$ $$P_{o \text{ max}} = 2W$$ T<sub>A</sub> range 25°C - 40°C ### I. Ideal Case $$R_{\rm L} = \frac{V_{\rm CC}^2}{2P_{\rm o,max}} = \frac{(12)^2}{2 \times 2} = 36 \text{ ohms}$$ $$I_{\rm C} = \frac{V_{\rm CC}}{R_{\rm L}} = \frac{12}{36} = 333 \text{ mA}$$ $$V_{\text{peak}} = 2V_{\text{CC}} = 2 \times 12 = 24V$$ A Motorola 2N176 power transistor is chosen. Nominal $$h_{\rm fe} = 45$$ $$h_{ie} = 16$$ $$G_e = \frac{(h_{FE})^2 R_L}{h_{ie}} = \frac{(45)^2 36}{16} = 4650$$ $$= 10 \log 4650 = 36.7 db$$ Power in $$=\frac{P_o}{G_e}=\frac{2}{4650}=0.43$$ mw. ### II. Actual Case Assume 0.5V across $R_{\rm E}$ at 500 mA; then $R_{\rm E}=1\Omega$ . Assume output transformer DC resistance $R_{\rm C}=1\Omega$ . $R_{\rm C \ sat}$ from 2N176 data sheet is about 0.5 $\Omega$ . $$\begin{split} I_{\rm E\ max} &= \frac{0.19 V_{\rm CC}}{R_{\rm C} + R_{\rm E} + R_{\rm C\ sat}} = \frac{0.19 \times 12}{1 + 1 + 0.5} = 912\ \text{mA} \\ I_{\rm E\ min} &= \frac{\sqrt{2/3}\ V_{\rm CC}}{R_{\rm T}'} = \frac{0.81 \times 12}{24} = 405\ \text{mA}. \end{split}$$ An $I_{\rm E\ max}$ of 912 mA is somewhat excessive, and a value of 600 mA would be more practical. To establish these values, a bias network is established (see Section 3-3). ### 3-15 — Miscellaneous Circuits Variations upon the classical single-ended and push-pull circuits continue to be evolved. Some of these are reproduced in Figures 3-42 through 3-47. ## 3-16 — Amplifier Applications In this section typical Class A and push-pull Class B power stages will be discussed. Motorola types 2N627 and 2N629 were used for the measurements described. Figure 3-48 shows a typical single-ended circuit. The emitter resistor, $R_1$ , provides emitter degeneration which greatly improves stability and lowers distortion. Biasing is accomplished by use of resistors $R_1$ , $R_2$ , and $R_3$ . A bypass capacitor, $C_1$ , prevents loss of signal in the bias network. If a wide temperature range will be encountered, one of these resistors could be replaced by a thermistor, or some of the more sophisticated bias arrangements previously described could be used. The impedance which the base sees should be low to allow full use of the linear transconductance of Motorola power transistors. In this case, a 6-ohm source resistance proved optimum. Figure 3-48 — Series Transistors with Transformer Input and Capacitor Output Figure 3-49 — Power Gain Versus Power Output (5-Watt Amplifier) Figures 3-49 and 3-50 show the performance of a 5-watt amplifier using a 12-volt supply. Figures 3-51 and 3-52 show the performance of a 10-watt amplifier using a 28-volt supply. The families of curves were obtained by using transistors having different D-C current gains. The current gain was measured at 10 amperes. As might be expected, the higher gain devices show higher power gain and less variation in gain with power output. This effect is reflected in the distortion curves which show lower values for the high-gain transistors. Figure 3-50 — Distortion Versus Power Output (5-Watt Amplifier) Figure 3-51 — Power Gain Versus Power Output (10-Watt Amplifier) Figure 3-52 — Distortion Versus Power Output (10-Watt Amplifier) The schematic of the push-pull Class B amplifier is shown in Figure 3-53. The function of the resistors is the same as in the single-ended amplifier. Here the very low source resistance of 0.9 ohm must be used to minimize distortion, largely because of current gain nonlinearity in the very low current gain region. Performance curves for the 10-watt amplifier using a 12-volt supply are shown in Figure 3-53 — 10-25 Watt Class B Amplifier Circuit Figures 3-54 and 3-55; data for the 25-watt amplifier operating from a 28-volt supply is shown in Figures 3-56 and 3-57. Note the importance of matching the current gain. Actually since this amplifier is essentially voltage driven, the transconductance of the push-pull pairs should be matched in order to obtain minimum distortion. Transconductance should also track over the current operating range, but a match at low current and at maximum current will usually suffice. Use of emitter resistors will make the matching problem less critical. This amplifier does not operate in true Class B since the transistors must be operated at projected cutoff in order to minimize crossover distortion. Even so, some crossover distortion still persists as evidenced by the rise in distortion at very low levels. Careful matching and/or over-all negative feedback can be used to reduce this distortion to an acceptable level. It should be mentioned that the generator used for these measurements had a measured distortion of 0.3%. Another point bears emphasizing. Since the common-emitter transfer characteristic of a power transistor is more linear when driven from a low impedance source, matching to the source for maximum gain is generally not done. In the case of the push-pull amplifier described, an emitter follower circuit or some other feedback amplifier will generally be required for the driver. Figure 3-54 — Power Gain Versus Power Output (10-Watt Push-Pull) Figure 3-55 — Distortion Versus Power Output (10-Watt Push-Pull) Figure 3-56 — Power Gain Versus Power Output (25-Watt Push-Pull) Figure 3-57 — Distortion Versus Power Output (25-Watt Push-Pull) In comparing the 10-watt single-ended amplifier with the 10-watt push-pull amplifier, it can be noted that only at very high powers is the distortion lower for the push-pull stage. This is due to the difficult problems of matching transistors and minimizing crossover distortion. Logically then, for a low-power operation where efficiency is not important, one can effectively use a single-ended Class A stage. The Class B stage must be used when efficiency is important and it is always important at high powers where the problem is to provide sufficient heat sinks. # 3-17 - - A 2-Watt High-Fidelity Amplifier **INTRODUCTION:** Class A stages are most satisfactory at low power levels. To produce an amplifier with a reasonable power gain and low signal input voltage requirements, the emitter-follower — common-emitter configuration shown in Figure 3-58 was chosen. It permits the power transistor to be driven from a low impedance source, which minimizes distortion and easily lends itself to direct coupling. Figure 3-58 — 2-Watt Amplifier **CIRCUIT DESCRIPTION:** $R_1$ and $R_2$ form the bias network for the entire amplifier. Their values will be determined by $R_6$ , the required stabilization, and the desired value of quiescent current in $Q_2$ . They should be chosen so that $V_{\rm B1} = I_{\rm Q2}R_6 + 0.4$ for germanium transistors. The 0.4 volt accounts for the sum of the drops across the base-emitter junctions. With proper design, $I_{\rm CBO}$ in $Q_2$ will have negligible effect upon quiescent point stability, but $I_{\rm CBO}$ in $Q_1$ is important. Thus, knowing the maximum expected $I_{\rm CBO}$ at maximum operating junction temperature, the permissible shift in $V_{\rm B1}$ for a given stability may be computed. Then the values of $R_1$ and $R_2$ are determined. Since the emitter current of $Q_1$ equals the base current of $Q_2$ plus some additional drain through $R_5$ , maximum values of $Q_1$ emitter current will occur when the lowest gain transistors are used for $Q_2$ . Knowing this, $R_3$ and $R_4$ are chosen so that the minimum $V_{\rm CE}$ is about 1 volt under peak signal conditions. This will significantly increase the stability by operating $Q_1$ at the lowest possible voltage, resulting in less power dissipation and less $I_{\rm CBO}$ . R<sub>6</sub> largely determines the stability of the system and is the sole determinant of the tolerable variation in current gain of $Q_0$ . It should be chosen so that the voltage drop across it is large compared with the changes in base-to-emitter voltage required to keep emitter current constant over the expected temperature range for the various types of transistors proposed for Q2. Generally, a 1.5-volt drop will ensure excellent stability when germanium transistors are used. R5 serves to improve the circuit with regard to I<sub>CBO</sub> in Q<sub>2</sub>. The I<sub>CBO</sub> of Q<sub>2</sub> will cause a few millivolts shift in V<sub>B2</sub>. This causes little change in the collector current of $Q_2$ because of the stabilizing action of $R_6$ ; however, a drastic change in the collector current of Q<sub>1</sub> results. R<sub>5</sub> causes the current in Q<sub>1</sub> to be higher than that required to drive $Q_2$ to cutoff. Thus, some loss in current due to $I_{CBO}$ in $Q_2$ will not limit the power output. $R_5$ will lower the input impedance of $Q_2$ and cause a loss of power gain through Q<sub>2</sub>, but it can be shown that this is slight as long as $R_5$ is not smaller than the input resistance of $Q_2$ . Over-all power gain will remain virtually unchanged, because normally the input impedance of Q<sub>1</sub> will be much greater than the shunt resistance of the bias network. **STABILITY:** $I_{\rm CBO}$ can be simulated by using a high-voltage battery in series with a large resistance to produce the desired constant current. The results of $I_{\rm CBO}$ simulation are shown in Table 3-1. Power output and distortion were essentially unaffected by different value of $I_{\rm CBO}$ . TABLE 3-1 — ICBO STABILITY | Collector<br>Current | $I_{\text{CBO}} = 0$ | $I_{\text{CBO}} = 120 \mu\text{A} \text{ in } Q_1$ | $I_{\text{CBO}} = 2 \text{ mA in } Q_2$ | $I_{\mathrm{CBO}} = 120~\mu\mathrm{A}$ in $Q_1$ and 2 mA in $Q_2$ | |----------------------|----------------------|----------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------| | $I_{Q1}$ (mA) | 10.6 | 11.3 | 7.7 | 8.5 | | $I_{Q2}$ (mA) | 510 | 550 | 520 | 560 | Stability is adequate. Using Shea's stability definition $\left(S_I = \frac{\Delta I_E}{\Delta I_{CBO}}\right)$ , $S_I$ is about 5 for $Q_1$ and 4 for $Q_2$ . The values of $I_{CBO}$ are representative of actual values encountered when operating this amplifier at an ambient temperature of $60^{\circ}$ C. $I_{CBO}$ , however, is not the only undesirable result of high-temperature operation. The forward voltage drop of the emitter-base junction decreases, causing additional emitter current. Figure 3-59 illustrates the results of this effect. Motorola 2N652 and 2N376 transistors were used in the circuit. Temperatures shown are ambient temperatures. The power transistor junction temperature was approximately 25°C higher because of the heat dissipator which was used. The junction of $Q_1$ was only about $10^{\circ}$ C higher, since the can was fastened to the chassis by a fuse clip. Performance over the temperature range of $-25^{\circ}$ C to $+60^{\circ}$ C is adequate. Figure 3-59 — Power Output and Q. Collector Current Versus Ambient Temperature (2-Watt Amplifier) Excessive $I_{\rm CBO}$ in $Q_2$ will reduce the current through $Q_1$ to a value insufficient to provide full drive. To help determine the optimum value of $R_5$ , Figure 3-60 was prepared using $I_{\rm CBO}$ simulation. The figure shows the expected current through $Q_1$ and the effect of $I_{\rm CBO}$ on power output when various values of $R_5$ are used. In actual use, of course, some compensation would occur at high temperatures, because $I_{\rm CBO}$ in $Q_1$ and changes in the base-emitter conductance of Figure 3-60 — Power Output Versus $R_5$ and $I_{\rm CBO}$ of $Q_2$ (2-Watt Amplifier) Figure 3-61 — Collector Current of Q<sub>1</sub> Versus R<sub>5</sub> and I<sub>CBO</sub> of Q<sub>2</sub> the transistors would increase the current through $Q_1.$ Other characteristics of the amplifier are virtually unchanged, as $R_5$ is varied over the range shown. With the circuit in Figure 3-58, $I_{\rm CBO}$ should not exceed 3.0 mA at 12 volts $V_{\rm CE}$ and at the highest junction temperature. As the data shows, when $R_5=20$ ohms, $I_{\rm CBO}$ could reach 7.0 mA with no adverse effects. However, lower $I_{\rm CBO}$ in the power transistor permits a sizeable reduction in the dissipation required of $Q_1.$ The effect of $R_5$ on the current through $Q_1$ is shown in Figure 3-61. Several transistors having a wide range of current gain were used in both stages of Figure 3-58. The current gain of the driver need only be over 75 to have no measurable effect upon performance; therefore, type 2N652 was chosen. Figure 3-62 shows the effect of the D-C current gain of Q<sub>2</sub> upon the collector currents of both transistors. From this curve, it appears that a minimum of 60 is required. Several Motorola types were used for the power transistor. Type 2N376 has a reasonable design center and is used in all the data which follows. Figure 3-62 — Collector Currents of Q1 and Q2 Versus DC Current Gain (2-Watt Amplifie FREQUENCY RESPONSE AND DISTORTION: Harmonic distortion is shown in Figure 3-63. Values shown are typical. The frequency response at a low reference level is shown in Figure 3-64. The effect of bypassing, or rather attempting to bypass, the emitter of the output stage is shown by the lower curve. The bandwidth becomes too narrow and even a 4000-µf capacitor is not large enough for adequate low-frequency response. About 18 db more gain results and distortion is increased by about a factor of six. Signal source impedance for these measurements was 10,000 ohms. Response improves and distortion increases slightly as the source impedance is lowered. Distortion of the generator used measured 0.1%. The most significant performance curve is shown in Figure 3-65, which illustrates the power output at a constant total harmonic distortion of 1%. The half-power point is reached at 10 kc. The output impedance looking back from the transformer primary is approximately 310 ohms. Therefore, to provide damping, a feedback voltage taken from the output transformer should be applied to the stage preceding the driver. Figure 3-63 — Distortion Versus Power Output (2-Watt Amplifier) Figure 3-64 — Effect of Bypass Capacitor on Frequency Response at 0.5-Watt Level **CIRCUIT VARIATIONS:** To increase the gain of the system transformer coupling into the input could be used. By matching to the high input impedance of $Q_1$ , which is approximately 15,000 ohms, an additional 12 db of gain could be realized. However, gain will vary with transistor parameters and distortion will be a function of the source resistance. Stability with regard to $I_{CBO}$ in $Q_1$ could be improved because with transformer coupling the bias resistors, $R_1$ and $R_2$ , can be made very small, since they no longer shunt the input. Figure 3-66A shows how stability can be improved in this manner. Another method of reducing the shunt effect of $R_1$ and $R_2$ to increase the gain is to utilize the resistance multiplying circuit for $Q_1$ , as shown in Figure 3-66B. The feedback voltage must be taken from the emitter of $Q_2$ , however, Figure 3-65 — Power Response at 1% Total Harmonic Distortion (Odb = 2 Watts) because $Q_1$ will not tolerate any additional loading. This system will provide about 6 db more gain at the expense of 50% more distortion and some variation of power gain with transistor parameters. If the signal source has a high impedance, this approach may have merit. Figure 3-66 — Modified 2-Watt Amplifier # 3-18 — A 10-Watt High-Fidelity Amplifier Selection of an output stage for an amplifier should take into account the following: - 1. Distortion 2. Power Gain 3. Output Impedance - 4. Effects of Mismatching 5. D-C Stability **DISTORTION:** The transfer characteristics of the three configurations — common emitter, common base, and common collector (emitter follower) — are shown in Figures 3-67, 3-68, and 3-69. The curves show the effects of voltage drive, Rg = 0, and current drive, where Rg is much larger than the input impedance of the transistor. Any practical source impedance would produce a curve intermediate to the curves shown. Note the rather poor linearity of the common-emitter stage, regardless of the source impedance used. However, as has been mentioned earlier, emitter resistance and a low impedance source will improve this condition greatly. The common-base circuit has excellent current linearity as one would expect, since a is nearly always close to unity. However, a low source impedance, which one might be tempted to use in order to match the driving stage to the input, would result in considerable distortion. The common-collector stage exhibits the same nonlinearity with current drive as does the common emitter. This is due to the loss in current gain at high collector currents. However, with voltage drive the common-collector stage is remarkably linear. This is because the base-to-common and emitter-to-common voltages can differ only by the drop across the base-emitter junction, which changes very little with collector current. Note the lack of offset voltage in any configuration when current drive is used. Thus, for a low distortion Class B stage, a current driven common-base configuration should be used since no offset bias is required. A voltage driven common-collector stage could also be used, but a small bias voltage would be required. Figure 3-67 — Common-Emitter Transfer Curve Figure 3-68 — Common Base Transfer Curve Figure 3-69 — Common Collector Transfer Curve **POWER GAIN:** The common-emitter stage provides a power gain which is the highest of the three configurations — approximately equal to current gain times voltage gain. The common-base stage has a power gain equal to the common-emitter voltage gain. However, with the low load resistance needed for a 10-watt amplifier from a 12-volt source and the high source impedance required for good linearity, the gain would be too low to be useful. The common-collector stage may be thought of as a common-emitter stage with 100% voltage feedback. Thus only a current gain of $h_{\rm FE}$ results, but this could be adequate. **OUTPUT IMPEDANCE:** To provide damping, the speaker should be driven from a low impedance source. This could be provided by a feedback voltage taken from the speaker and applied to any stage in the amplifier. However the current gain cutoff frequency of ordinary power transistors operated common emitter is in the 5 to 10 kc region. The associated phase shift in the audio passband makes multistage feedback difficult. Even one stage and a transformer could oscillate. Therefore, the simplest single-stage feedback circuit, the common-collector amplifier, is usually recommended. **EFFECT OF MISMATCHING:** Since in Class B stage, each transistor operates for only one-half cycle, each side of a push-pull pair should have identical gain. The degree of unbalance will be evident as high even-harmonic distortion. A nonlinear transfer characteristic for a side will appear as odd-harmonic distortion. With a current driven common-base pair, obtaining a balance is no problem since current gain is very near unity. Distortion as a function of current gain mismatch ratio for the common-emitter and common-collector configuration is shown in Figures 3-70 and 3-71. A maximum ratio of 2:1 is shown as manufacturers often use this ratio as a production tolerance for $h_{\rm FE}$ . Optimum bias current was used for each amplifier. Driver impedance was optimized at 20 ohms base-to-base for the common emitter. 60 ohms base-to-base was judged to be a practical lower limit for the common-collector amplifier. Figure 3-70 — Effect of here Mismatch on 10-Watt Distortion Figure 3-71 — Effect of hFE Mismatch on 1-Watt Distortion As Figure 3-71 shows, third-harmonic distortion in a common-emitter stage is too high to be useful in a nonfeedback amplifier. The second-harmonic distortion is acceptable only with very careful balancing. The common-collector stage however, exhibits less than half the third-harmonic distortion of the common emitter; second harmonic is very low. Neither component is affected much by mismatch. This is understandable, since the transconductance of an emitter-follower is nearly equal to $1/R_{\rm L}$ , therefore transistor parameters are not too important. A particularly frustrating aspect of common-emitter operation is evidenced in Figure 3-71 which shows that distortion is high, even at the one-watt level. Common collector distortion is nearly that of the generator, 0.3%. **D-C STABILITY:** The common-base circuit is the most stable, with common-collector and common-emitter stages following in order. **OUTPUT STAGE:** The common-collector stage was chosen for this amplifier for the following reasons: - 1. Low distortion 2. Reasonable power gain - 3. Low output impedance 4. Non-critical matching - 5. Reasonable stability. **COMPLETE AMPLIFIER:** The circuit of the complete amplifier is shown in Figure 3-72. A power supply for operation from an A-C line is shown. The supply exhibits excellent regulation and low ripple which is an important requirement when Class B amplifiers are used. Since the common collector output stage requires a low impedance driving source, a common collector driver stage is used. Transformer coupling is used since it provides excellent D-C stability, and permits reserve driving voltage to be obtained. The D-C winding resistance of the output transformer is used as an emitter resistor to stabilize the output stage. The driver operates push-pull Figure 3-72 — 10-Watt Hi-Fi Amplifier Class A for low distortion and to eliminate direct current saturation effects in the transformer, thus reducing the size and cost of this component. Since the driver also must be driven from a low impedance source, another common-collector stage is used. It is also transformer coupled to provide voltage step-up and phase inversion for the push-pull drivers. The first stage is a voltage amplifier. Frequency response is shown in Figure 3-73 and harmonic distortion in Figure 3-74. Intermodulation distortion at 10 watts output is 2.9%, measured by the SMPTE Method, using frequencies of 60 and 6000 cps mixed 4:1. The D-C current drain is 180 mA, with no signal supplied. Most of this is drawn by the push-pull driver. Total drain increases to 1.3 amperes under full output power. Figure 3-73 — Frequency Response (10-Watt Hi-Fi Amplifier) Figure 3-74 — Distortion Versus Power Output (10-Watt Hi-Fi Amplifier) #### REFERENCES - Fewer, D. R., "Design Principles for Junction Transistor Audio Power Amplifiers," IRE Transactions and Audio, Vol. AV-3, No. 6, Nov.-Dec. 1955, page 183. Hurley, R. B., Junction Transistor Electronics, Chapters 8 and 9, John Wiley & Sons, Inc. Shea, R. F., Transistor Circuit Engineering, Chapters 3 and 4, John Wiley & Sons, Inc. - 2. - Crow, Robert P and Mohler, Robert D., "1956 National IRE Convention Record," Part 7, - National The Convention Record, Tale 1, Session 21, page 142. Keonjian, E. and Schaffner, J. S., "Shaping of the Characteristics of Temperature Sensitive Elements," ALEE Transactions Community of the Characteristics of Temperature Sensitive Elements," ALEE Transactions Community (Convention) cations and Electronics, Sept. 1954, pages 396-400. #### CHAPTER IV ## Power Transistor Switching Applications ## 4-1 — Switching Characteristics One of the early applications of the power transistor was as a switching device for D-C to A-C conversion in vehicle radio power supplies. In this application the transistor electrically performs the same function as the mechanical vibrator which it replaced, changing the constant D-C voltage into a square-wave or sine-wave voltage. Schematically the switching action of a transistor switch is simulated in Figure 4-1 which shows a switch opening and closing to alternately permit current through an output resistance. As the switch is closed, the entire battery potential is applied suddenly to the output resistance and the current increases to its maximum value of $\frac{V_{\rm R}}{R_{\rm L}}.$ When the switch is opened, the voltage across the output resistance drops to zero, causing the current flow to drop also. At this time the entire battery voltage is across the switch. The waveform showing voltage buildup is indicated in Figure 4-2. Figure 4-1 — Basic Switch Circuit It will be noted that the output pulse does not duplicate the input pulse exactly. Even though the input is a step function, there is a finite time required for the switching action (on-off or off-on) to take place. The term "rise time" has been defined as the time required for the current to rise from 10% to 90% of the total current rise. Switching action can be obtained by using a transistor in place of the mechanical switch (Figure 4-3). The transistor is driven on and off by applying a square wave across the base-emitter junction, thereby alternately forward biasing and reverse biasing the junction. The transistor amplifies a voltage (or current) when the emitter-base junction is forward biased and the collector-base junction is reverse biased. When both junctions are reverse biased, no transistor action takes place and only leakage currents are present. Figure 4-2 — Input and Output Waveforms of Basic Switch Figure 4-3 — Basic Transistor Switch Consider the situation in which the transistor is thought of as a perfect switch and is a complete open circuit when fully off and a complete short circuit when fully on. Under these ideal conditions, the current will be limited by the ratio of collector voltage divided by load resistance, $\frac{V_{\rm CC}}{R_{\rm L}}$ (see Point A, Figure 4-4). This point represents the full "on" situation. When the transistor is open, there will be zero current flow and the entire battery voltage $(V_{\rm CC})$ will be across the collector-emitter terminals. This "off" condition is represented on the output characteristic as Point D. However, from a practical viewpoint we cannot completely open the transistor because in the "off" condition leakage current, $I_{\rm CBO}$ , continues to flow. This actual condition is represented by Point C on the output characteristic curve. Neither can we completely short circuit the device since the "on" current is limited by the intersection (Point B) of the saturation resistance and the load line. These conditions may be represented by the following equations: $$I_{on} = \frac{V_{CC} - V_{CS}}{R_{L}}, \text{ and} \tag{4-1} \label{eq:equation:equation}$$ $$I_{off} = I_{CBO}. \tag{4-2}$$ Figure 4-4 — Transistor Output Switching Regions When the base drive is sufficient to cause the maximum "on" condition, the switching mode is called saturated operation. If the on drive is not sufficient to saturate, the switching mode is called nonsaturated operation. In either mode the transistor is being switched from on to off and off to on through the transition region of the transistor output characteristics. The speed of this switching is limited by the rise and fall times of the device. In addition, during saturated operation the transistor will not respond immediately to being turned off when the base drive is reversed since a delay time exists to allow the operating point of the transistor to leave the saturation region. This delay time is called storage time. The wave shapes associated with transistor switching are illustrated in Figure 4-5. It is common practice to refer to the on base current as $I_{\rm B1}$ and the off base current as $I_{\rm B2}$ . The rise, $t_{\rm r}$ , fall, $t_{\rm f}$ , and storage, $t_{\rm s}$ , times are indicated on the waveshapes. In addition, there is the time required for the current to rise to 10% of the maximum value — called delay time, $t_{\rm d}$ . In following sections we will show some of the response characteristics of power transistors. The power loss due to switching will be explained in terms of transistor characteristics. Also specific switching circuits, such as TV sweep and D-C to A-C inverters, will be described. Figure 4-5 — Input and Output Wave Shapes **SATURATED OPERATION:** A transistor is said to be in saturation when both junctions are forward biased. When operated in the saturated region, where $I_{\rm C}=$ $rac{V_{\mathrm{CC}}-V_{\mathrm{CS}}}{R_{\mathrm{L}}},$ rise time varies inversely with the common-base current gain fre- quency cutoff, $f_{ab}$ , and, for a constant collector current, with the on base current, $I_{B1}$ . It also varies directly with collector current when the base current is held constant. Storage time is a direct function of forward base drive current, $I_{\rm B1}$ , and common-emitter current gain, $h_{\rm FE}$ , and an inverse function of $f_{ab}$ and reverse base current, $I_{\rm B2}$ . Storage time is the interval required to remove the excess minority carriers near the collector-base junction when the transistor is operating under saturated conditions. $I_{\rm B2}$ is actually the current attributable to these minority carriers as they are being swept clear of the collector-base junction, and their presence accounts for collector current flowing after termination of the input pulse. The lower the saturation voltage, the greater the storage time. Fall time is a direct function of collector current and an inverse function of $f_{ab}$ and $I_{\rm B2}$ . **NONSATURATED OPERATION:** Storage and fall time can be reduced considerably by not allowing the transistor to saturate during forward conduction, although this is done at the expense of rise time. When operating under the non-saturated condition the collector current, when turned on by an input pulse, rises on an exponential curve (with respect to time) to a value of $h_{\rm FE}I_{\rm B1}$ . There is no accumulation of minority carriers in the base-collector region, so storage time is not present and fall time is reduced 15 to 40% for a given collector current. Figure 4-6 shows the difference in the output pulse when a typical transistor is pulsed into saturation, and when the collector-emitter voltage is held to a minimum of 4 volts to assure a nonsaturated condition. In nonsaturated operation, fall time varies inversely with frequency cutoff. Nonsaturated rise and fall times $t_r$ and $t_f$ are related to $f_{\alpha e}$ according to the following empirical relations: $$t_{\rm r} \times f_{ae} = 0.3$$ $$t_{\rm f} \times f_{ae} = 0.6$$ where t<sub>r</sub> = nonsaturated rise time between the 10% to 90% points in microseconds, t<sub>f</sub> = nonsaturated fall time between the 10% to 90% points in microseconds, and $f_{ae} = common emitter cutoff frequency, cps.$ Figure 4-6 — Typical Wave Shapes **SPEED-UP CAPACITOR:** When it is impractical to use a back bias to increase $I_{B2}$ and reduce storage and fall time, a capacitor can be inserted across the base-current limiting resistor to reduce all switching time (Figure 4-7). An optimum value exists for the bypass capacitor $(C_1)$ depending on the transistor and the amount of base current. Generally the current limiting resistor $(R_1)$ is set so that: $$I_{B} = \frac{2I_{C}}{h_{FE \text{ min}}}.$$ (4-3) Thus, $$R_1 = \frac{(V_{\rm IN} - V_{\rm EB~max})~h_{\rm FE~min}}{2I_{\rm C}}$$ , or (4-4) $$R_{1} = \frac{V_{IN} h_{FE \text{ min}}}{2I_{C}} - \frac{h_{FE \text{ min}}}{2g_{FE \text{ min}}}.$$ (4-5) The value of $C_1$ is then found experimentally to minimize $t_s$ and $t_f$ . For example, a Motorola 2N627 power transistor when switching $I_C=10$ amps and $V_{IN}=10V$ requires a 0.5 $\mu f$ bypass capacitor. Values from 0.1 $\mu f$ to 5 $\mu f$ have been noted for different transistors, and input voltage levels. Figure 4-7 — Speed-Up Capacitor ### 4-2 — Switching Characteristics of Motorola Power Transistors The rise, fall, and storage times as functions of collector current and forward and reverse base current have been evaluated for Motorola 10- and 25-ampere power transistors, types 2N627 and 2N1163. Figure 4-8 shows the circuit used to obtain the data. Both saturated and nonsaturated operation was tested. Figure 4-8 — Pulse Response Test Circuit The saturated rise time as a function of $I_{B1}$ and collector current is shown in Figure 4-9. Figure 4-9A applies to the 2N627 and Figure 4-9B to the 2N1163. An interesting point revealed by these curves is that with a forced gain $$\left(B = \frac{I_{\rm C}}{I_{\rm B1}}\right)$$ of 10 the rise time is almost independent of collector current. Other forced gain ratios tend to show similar effects. Another facet of saturated operation is that rise time will decrease as forced gain increases. Figure 4-9A - 2N627 Saturated Rise Time Versus $I_{\rm B}$ and $I_{\rm C}$ Figure 4-9B — 2N1163 Saturated Rise Time Versus IR and Ic The storage time in the saturated condition is affected by the on drive, the off drive, and the forced gain ratio. The storage time, as shown in Figures 4-10 and 4-11, decreases as forced gain increases and will go to zero as the forced gain approaches normal current gain $h_{\rm FE}$ , which is the nonsaturated case. Increasing the off drive $I_{\rm R2}$ will decrease the storage time. The effects of circuit conditions on fall time can be observed from Figure 4-12. For similar reverse forced gain $$\left(B_R = \frac{I_C}{I_{B2}}\right)$$ , the fall time is similar. As the reverse forced gain is decreased (that is, $I_{\rm B2}$ increased), the saturated fall time will decrease. For nonsaturated operation we are concerned only with rise and fall time since storage time is not present. Figure 4-13 is an indication of the rise time as a function of collector current. There is no forced gain present and the rise time for the 2N627 decreases as collector current increases whereas the reverse is true for the 2N1163. The fall time has been plotted as a function of base current, the collector current starting at 2 amperes and the base drive increased until 10 amperes were reached. As the base drive and hence collector current increased, the fall time increased for both the 2N627 and the 2N1163 as illustrated in Figure 4-14. Figure 4-10 — 2N627 Saturated Storage Time Versus $I_{\rm B2}$ and $I_{\rm B1}$ at $I_{\rm C}=$ 2A and 6A Figure 4-11 - 2N1163 Saturated Storage Time Versus $I_{\rm B2}$ and $I_{\rm B1}$ at $I_{\rm C}=$ 2A and 6A Figure 4-12 — Saturated Fall Time Versus $I_{\mathrm{B2}}$ at $I_{\mathrm{C}}=$ 2A and 6A Figure 4-13 — Nonsaturated Rise Time Versus Collector Current Figure 4-14 — Nonsaturated Fall Time Versus IRI ## 4-3 — Switching Losses Power losses in a converter are mainly the result of (1) the input power used during the on time, (2) the output power dissipation during on time, and (3) the switching power consumed going from on to off and from off to on. On switching power loss may be calculated using the following equation ignoring "off" loss: $$P_{Loss} = \frac{I_{P}}{6T} (2t_{S} V_{P} + 3V_{CS}T)$$ (4-6) where I<sub>P</sub> is peak collector current, V<sub>P</sub> is peak collector voltage, V<sub>CS</sub> is minimum collector voltage, T is the period of one cycle, (in seconds), and $t_s$ the switching time, (in seconds), $t_s = t_r = t_f$ . A derivation of the power loss equation (4-6) as used in switching modes follows. It is assumed the rise and fall times are the same, resulting in symmetrical switching times. Perfect wave shapes of collector voltage, current, and power for D-C to D-C converters are shown in Figure 4-15. The effect of frequency upon average power dissipation is shown in Figure 4-16. Average power is, in effect, the sum of the energy dissipated during each part of the cycle divided by the total period. $$P_{ave} = \frac{\sum_{o}^{T} \left(P_{f}\right]_{o}^{t_{f}} + P_{off}}{t_{f}} \frac{T/2}{t_{f}} + P_{r} \frac{T/2 + t_{r}}{T/2} + P_{on} \frac{T}{T/2 + t_{r}}}{T}$$ Figure 4-15 — Typical Wave Shapes of $V_{\scriptscriptstyle\rm CE}$ , $I_{\scriptscriptstyle\rm C}$ , and $P_{\scriptscriptstyle\rm C}$ for D-C to A-C Inverters Figure 4-16 — Voltage, Current, and Power Wave Shapes Versus Frequency Assuming $I_{\rm CBO}$ to be negligible during rise and fall intervals, this equation may be rewritten: $$P_{ave} = \frac{1}{T} \int_{0}^{t_{f}} V_{CS} + \frac{(V_{p} - V_{CS})t}{t_{f}} \left[ I_{p} - \frac{I_{p}t}{t_{f}} \right] dt + \frac{1}{T} \int_{0}^{T/2 - t_{f}} [I_{CO}V_{p}] dt + \frac{1}{T} \int_{0}^{T/2 - t_{f}} [I_{CO}V_{p}] dt + \frac{1}{T} \int_{0}^{T/2 - t_{f}} [I_{CO}V_{p}] dt + \frac{1}{T} \int_{0}^{T/2 - t_{f}} [I_{p}V_{CS}] \int_{0$$ If rise and fall times are considered equal, the following simplification results: $$P_{\text{ave}} = \frac{I_{\text{p}} \left[ 2t_{\text{r}} \left( V_{\text{p}} - V_{\text{CS}} \right) + 3V_{\text{CS}} T \right] + 3I_{\text{CO}} V_{\text{p}} \left( T - 2t_{\text{r}} \right)}{6T}$$ (4-8) If two transistors with the same $I_{CO}$ are being compared, the last term of the equation can be eliminated. Also, if $V_{CS} << V_p$ , for comparison purposes we can write: $$P_{\text{ave}} = \frac{I_{\text{p}} (2V_{\text{p}}t_{\text{r}}) + 3V_{\text{CS}}T}{6T} = \underbrace{\frac{I_{\text{p}}V_{\text{p}}t_{\text{r}}}{3T}}_{\text{(High Frequency Loss)}} + \underbrace{\frac{V_{\text{CS}}I_{\text{p}}}{2}}_{\text{(Low Frequency Loss)}}$$ (4-9) Figure 4-17 is a plot of power loss vs square-wave frequency for two Motorola power transistors, each at two voltage settings. In a practical case a temperature measurement on a heat sink with a known thermal resistance will give an accurate indication of power loss. ### 4-4 — DC-to-AC Inverters and DC-to-DC Converters A DC-to-AC inverter is a circuit designed to change a constant D-C voltage into a square-wave or sine-wave voltage; usually voltage step-up is employed. A DC-to-DC converter is an inverter with a rectifier stage added to produce a D-C output. These are shown in block diagram form in Figures 4-18 and 4-19. Schematically the action of an inverter is represented in Figure 4-20. The two switches, $S_1$ and $S_2$ , are ganged in such a way that if $S_1$ is closed $S_2$ is open, and vice versa. One method commonly used to operate switches is a mechanical vibrator, as illustrated in Figure 4-21. An electronic drive is outlined in Figure 4-22. Switching the voltage across the primary of the transformer yields a polarity change on the secondary as shown in Figure 4-20. The frequency of alternation will be determined by the square-wave drive. Since the polarity at the primary reverses during each half-cycle, the magnetic flux will also reverse and transformer action thus occurs. As one-half of the primary is energized, a voltage equal to the battery voltage is induced into the open primary winding so that the off switch sees a back voltage equal to twice the battery potential, plus whatever inductive kick may be present. The electronic inverter mechanical vibrator power supply can be replaced by an electronic transistorized inverter using a multivibrator to provide the necessary square-wave drive as shown in Figure 4-23. Design equations which apply to this application are listed in Table 4-1. Figure 4-17 — Power Loss Versus Frequency Figure 4-18 — Block Diagram D-C to A-C Inverters Figure 4-19 — Block Diagram D-C to D-C Converter Figure 4-20 — Schematic Presentation of Converter Figure 4-21 — Vibrator Method of Switching Figure 4-22 — Electronic Switch Figure 4-23 — Transistor Inverter with Multivibrator Drive #### TABLE 4-1 ### Design Chart for Multivibrator Drive Inverter Transistor Switch (See Figure 4-23) - 1. T<sub>1</sub> and T<sub>2</sub> must be capable of passing square waves. - 2. T<sub>1</sub> must supply enough voltage to keep the transistor input saturated (full on) at the design load current. 3. $$V_o = \frac{N_2}{N_1} V_{CC}$$ . 4. $I_C = \frac{N_2}{N_1} I_L$ . 5. $I_L = \frac{V_o}{R_L}$ . 6. $V_{BE} = \frac{N_4}{N_2} V_1$ . 7. $g_{FE} = \frac{I_C}{V_{DE}}$ # Resistor Coupled Inverter The square-wave drive can also be obtained by feeding back part of the output into the transistor input, forming an oscillator. A cross-coupled resistor feedback oscillator is shown in Figure 4-24, with applicable design equations given in Table 4-2. Figure 4-24 — Resistive-Coupled Transistor Inverter TABLE 4-2 # Design Chart for Resistor-Coupled Inverter (See Figure 4-24) 1. $$I_B = \frac{2V_{CC}}{R_1}$$ 2. $I_C = \frac{N_2}{N_1}I_L$ . - 3. Choose transistor with adequate $h_{FE min}$ at $I_{C}$ - 4. Set forced gain ( $h_{\rm FE}$ forced) equal to ½ $h_{\rm FE~min}$ . 5. Therefore $$I_B = \frac{2I_C}{h_{\rm FE\ min}}$$ . 6. $R_1 = \frac{2V_{\rm CC}}{I_B}$ . #### Single Transformer Inverter Since the resistor-coupled feedback oscillator is somewhat inefficient and is difficult to control with regard to frequency, it is preferable to transformer-couple the feedback voltage, as indicated in Figure 4-25. Table 4-3 lists the design details for this type of inverter. In the one-transformer saturable-core multivibrator, both the transformer and the transistor affect frequency of operation. Consider Equations 4-10 to 4-19 in Table 4-3. If either transistor is fully on, the whole supply voltage less $V_{\rm CE}$ sat is across one-half of the primary, and the change of flux as a function of time must be constant to satisfy Equation 4-10. Thus the collector current, with no load, supplies an increasing magnetization current which generates the magnetic force. However, as the transformer approaches saturation, the incremental permeability, $\mu$ , begins to decrease and if the voltage is to remain constant the term di/dt must increase rapidly. This will cause a sudden spike of collector current which will be limited by the amount of feedback voltage into the base. This feedback voltage will begin to decrease as the magnetic coupling decreases due to saturation. The voltage across the transistor will move out of saturation and the voltage across the coil will be $V_t = V_{\rm CE} - V_{\rm CE}$ . As $V_{\rm CE}$ increases, $V_t$ decreases which means that the flux must decrease. As flux reverses it must traverse a path determined by the B-H curve. However, the voltage across the on transistor decreases to zero very rapidly and will reverse as the other transistor begins to turn on because of the feedback voltage reversal. The time for this reversal is determined by the transistor response. As the second transistor switches the battery across the other half of the primary, the second half of the cycle begins. It is similar to the first half-cycle but with opposite polarity. The collector current wave shapes and the $I_{\rm C}-V_{\rm CE}$ load line are sketched in Figures 4-27 and 4-28. Figure 4-25 — Single-Transformer Inverter #### TABLE 4-3 ### Design Chart for Single Transformer Inverter (See Figure 4-25) 1. $$\frac{R_1 V_{CC}}{R_1 + R_2} = 0.3 V$$ , (or experimentally determine necessary starting bias). - 2. Find from data sheet minimum $g_{\rm FE}$ at $I_{\rm C}$ . - 3. Determine necessary $V_{BE} = \frac{I_{C}}{g_{FE}}$ . - 4. Determine necessary $I_B = \frac{I_C}{h_{\rm FE\ min}}.$ $$5. \ V_{\rm FB} = 2 I_{\rm B} \left[ \frac{R_1 R_2}{R_1 + R_2} \right] + V_{\rm BE}. \label{eq:VFB}$$ 6. $$N_3 = \frac{N_1 V_{FB}}{V_{CC}}$$ . 7. Formulas for saturable-core single transformer (see Figure 4-26), $$V_1 = N_1 \frac{d\phi}{dt} \approx N_1 \frac{\Delta\phi}{T}, \tag{4-10}$$ $$\phi = BA \tag{4-11}$$ $$\Delta \phi = \Delta \mathbf{B} \cdot \mathbf{A}, \text{ and} \tag{4-12}$$ $$\Delta B = +B_s - (-B_s) = 2B_s.$$ (4-13) One-half cycle $$\Delta T = \frac{1}{2f}$$ (4-14) $$V_t = N_1 2B_s A2f \tag{4-15}$$ $$f = \frac{V_t \times 10^8}{4B_s AN_1} cps \tag{4-16}$$ $$\mu H = B \tag{4-17}$$ $$H = Ni \tag{4-18}$$ $$V_t = (N_1)^2 \mu A \frac{di}{dt} \tag{4-19}$$ Where i = magnetization current $$V_{t} = \text{voltage across one half primary} \ (V_{t} = V_{\rm CC} - V_{\rm CS})$$ $\mu = permeability$ $\phi = \text{magnetic flux}$ B = flux density (lines/cm<sup>2</sup>) $B_s$ = saturated flux density $A = cross section area of core (cm)^2$ H = magnetic force $N_1$ = number of turns on one half of the primary. for One-Transformer Inverter Figure 4-28 — Load Line of **One-Transformer Inverter** ### Two Transformer Inverter At large load currents it may be undesirable to saturate the output transformer since this will cause a high collector current spike. A two-transformer circuit which uses a low-power saturating transformer in the feedback loop is shown in Figure 4-29. The same conditions apply in this case as in the single transformer with the additional considerations listed in Table 4-4. The no load and full load collector current wave shapes are similar to those shown in Figure 4-30. Notice there is no spike at no load. Figure 4-29 — Two-Transformer Inverter ### TABLE 4-4 (See Figure 4-29) Design Chart for Two-Transformer Inverter (Same as Table 4-3 except): 1. T<sub>2</sub> must be designed to oscillate at least 10% lower in frequency than T<sub>1</sub>. 2. $$f = \frac{V_{FB} \times 10^8}{4N_4 A B_s}$$ . Values are for driver transformer $T_1$ , and note that the feedback voltage $V_{\rm FB}$ is used and not $V_{CC}$ . Figure 4-30 — Collector Current of Two-Transformer Inverter #### **Transformer Considerations** Inverters which operate at high frequency generally use ferrite core material. Silicon steel is used at 60 cps and 400 cps, two common frequencies. Tape-wound toroids are used where very high efficiency and quiet operation is desired. In any of these, leakage reactance must be held to a minimum to avoid voltage spikes. Load lines should be checked on the oscilloscope (see Section 2-17) to be sure that actual $V_{\rm CE}$ - $I_{\rm C}$ excursions are in the safe operating area for the particular device. At high input voltages a bridge circuit similar to that shown in Figure 4-31 may prove useful. Assuming that there are no spikes, the $V_{\rm CE}$ will see the D-C supply voltage ( $V_{\rm CC}$ ), whereas in most transformer-coupled circuits $V_{\rm CE}$ will approach $2V_{\rm CC}$ . The following sections illustrate specific switching circuit designs. Although most of the designs are common-emitter, it may be shown that any inverter circuit can be represented by one equivalent common-emitter circuit. Figure 4-31 — Bridge Inverter ### 4-5 - 700-Watt Converter **POWER CONSIDERATIONS:** The development of the Motorola 25-ampere 2N1162-1167 transistors opened new possibilities for efficient, high-current 28-volt converters. Since these transistors have a typical current gain of 25 at 25 amperes and transconductance of 25 mhos, it is apparent that a pair can efficiently switch 700 watts ( $25A \times 28V$ ). The saturation voltage at 25 amperes is approximately 0.3 volt, which means that during the on time about 7.5 watts will be dissipated in the collector-emitter junction. To allow for current-gain variations, about 2.5 amperes base drive is necessary to assure saturated conditions at all temperatures. Under these conditions about 1 volt appears from base to emitter. Thus nearly 2.5 watts is dissipated in the base-emitter junction during the on interval. This means that a pair of transistors would be dissipating an average continuous power of 10 watts. So far it has been assumed that switching time is negligible. Actually a considerable power loss can occur during switching intervals. The rise and fall times in this converter are each about 50 $\mu$ sec at 25 amperes, other circuit conditions are contributing to the rise and fall times. Calculations indicate that dissipation is increased by 25 watts (continuous) due to the switching times. Consequently a total of 35 watts is lost in the transistors. With a heat sink, the case temperature of the transistors was 70°C when the ambient temperature was 25°C. This would indicate a junction temperature of about 84°C (70°C + 0.8 $$\times \frac{35}{2}$$ °C). However, the temperature kept increasing when power was on continuously, indicating the possibility of thermal runaway. A 10-CFM blower was used to stabilize the case temperature to below 60°C. The transistors were insulated from the heat sink with an anodized aluminum washer and silicone grease helped lower the thermal resistance from the transistor case to the heat sink. TRANSFORMER AND CIRCUIT CONSIDERATIONS: A two-transformer design was used as shown in the diagram of Figure 4-32. This allowed the feedback transformer to do the saturating while reducing the collector current spikes. Since the output transformer does not saturate, the saturation losses were considerably reduced. However, the output transformer must still be able to faithfully transform a square wave and have reasonably low losses at heavy currents. The driver transformer was designed to oscillate from 200 to 1200 cycles with 2- to 12-volt drive. A multiple tap on the output transformer was wound on a double 4½" Hypersil C core, each half about ¾ of a square inch in cross section. The driver transformer consisted of three identical windings of #16 wire wound trifilar to provide various circuit configurations. The driver core was stack laminated of "mu" metal with a core area of about 3/8 of a square inch and about $1 \times 1 \times \frac{1}{2}$ -inch outside dimensions. The circuit operated common-emitter push-pull. A 0.5-ohm potentiometer was inserted between the feedback winding and the driver transformer to allow proper switching action and help control the frequency. Performance was improved by inserting small resistors in series with the base. These 0.25-ohm resistors seem to equalize the drive and eliminate burnout problems. Since they do affect the frequency of operation (more voltage is required on the driver transformer), this factor must be taken into account. Figure 4-32 — 700-Watt Inverter **PERFORMANCE:** From this circuit a power output of 575 watts was obtained with a power input of 700 watts, for an efficiency of about 82%. Bias and feedback resistors account for about 25 watts while another 35 watts was lost in the transistors. The other 65 watts apparently was lost in the transformers. An additional 20 watts was required to operate the blower, which was driven from the output. Currents of up to 34 amperes were switched and power outputs of more than 700 watts were obtained on an intermittent basis. # 4-6 — An Efficient Two Stage DC-to-DC Converter An efficient converter can be obtained by using a low-power, saturating oscillator to drive a high-power amplifier (Figure 4-33). This arrangement offers several advantages. The saturating transformer can be quite small since only a few watts of power need be handled. For this reason it is practical to use high-quality, rectangular-loop core material. The power transformer can be a conventional Class B pulse type with a silicon steel core, capable of passing a square wave with little distortion. A low-power audio transistor, such as the Motorola 2N176 for 12-volt operation or the Motorola 2N375 for 28-volt operation, fulfills the driver requirement. Since the oscillator switches at low currents, the dangerous region of secondary breakdown can be avoided, eliminating the burnout problem. $C_1$ , $R_1$ , and $C_2$ , $R_2$ form speedup networks to improve switching time. $R_3$ and $R_4$ are equalizing resistors which prevent excessive drive to high-gain units, and $C_3$ and $C_4$ are line filters. Matched output transistors should be employed. Switching time in the oscillator is 4 microseconds. Figure 4-33 — Two-Stage Converter The amplifier switches 10 amperes of collector current in 10 microseconds. As with similar circuits, the amplifier transistor must not be removed from the socket with the power applied, otherwise the resulting high-voltage spikes will damage the remaining amplifier transistor. If an excessive load is applied or if a short circuit occurs, the base drive will not hold the collector voltage at the saturation value and thermal damage may occur. The output should therefore be fused. Efficiency of this circuit is shown in Figure 4-34. Figure 4-34 — Efficiency Versus Power Out for Two-Stage Converter | PARTS LIST | FOR | THE | <b>OSCILLATOR</b> | -AMPLIFIER | CONVERTER | CIRCUIT | |------------|-----|-----|-------------------|------------|-----------|---------| | | | | SHOWN IN I | IGURE 4-33 | | | | D-C<br>Input | D-C<br>Output | Repetition<br>Frequency | Q,,Q2 | Q <sub>3</sub> , Q <sub>4</sub> | R <sub>3</sub> , R <sub>4</sub> | |---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------|-------------------------|---------------------------------|---------------------------------| | 14V | 200V | 400 cps | 2N176 | 2N627 | 0.5 ohm, 5W | | 28V | 400V | 800 cps | 2N375 | 2N629 | 1.0 ohm, 5W | | C <sub>1</sub> ,C <sub>2</sub><br>C <sub>3</sub> ,C <sub>4</sub><br>R <sub>1</sub> ,R <sub>2</sub><br>CR <sub>1,2,3</sub> | — 0.2 UF,<br>— 500 UF,<br>— 100 ohr<br>— Motorol | • | ut voltage.<br>PX — 130 | 11 | | | TRIWE | · MTR — 916<br>C TRANSFORMEF<br>go, Illinois | R CO. or | | TRANSFORMER CO. | | Transformer T<sub>1</sub>: This transformer was wound on a Stackpole AP 11-424 Ceramag core and yoke with No. 22 Nyclad copper magnet wire. Bifilar winding was used. The primary has 108 turns and is center tapped. The secondary has 108 turns, with a center tap and with two additional taps 13 turns from each side of center. \*Transformer T<sub>2</sub> can be wound using the following material: Material — Arnold Core Sectron 4 MIL C Core AJ-H-12 Area = 0.5 sq. in. $B_M = 12$ kilogauss When the oscillator is connected, the correct phase relationship between the primary and feedback windings must be maintained. If oscillation is not obtained and the phase terminals are not marked, reverse the collector or the base leads. ### 4-7 — Low Power DC-to-DC Converter Circuits Figure 4-35 illustrates a circuit using Motorola power transistors and silicon rectifiers in conjunction with available converter transformers. Table 4-5 lists the components used. TABLE 4-5. CONVERTER COMPONENT RATINGS (See Figure 4-35) | | at rated<br>Load % | 75 | 75 | 75 | 75 | |------------------------------------------------|-------------------------------|-----------|-----------|---------------------------------------------------------------------|---------------------------------------------------------------------| | Heat | Area<br>Sq. In. | 20 | 30 | 20 | 80 | | ະ | μtd/<br>Volts | 2/400 | 4/600 | 4/600 | 4/600 | | °5 | fd/<br>Volts | × | × | 50/50 | 25/50 | | ပ် | μfd/<br>Volts | 50/50 | 50/50 | × | 20/20 | | R <sub>E</sub> | Ohms/<br>Watts | 300K/1 | 300K/1 | 300K/1 | 300K/1 | | R | Ohms/<br>Watts | 2/09 | 150/2 | 100/5 | 50/2 | | <u>۾</u> | Ohms/<br>Watts | 500/5 | 10/5 | 10/5 | 5/2 | | D <sub>1,2,3,4</sub> | H.V. Rectifier<br>Type No. | 1N2613 | 1N2614 | 1N2615 | 1N2615 | | Q <sub>1</sub> , Q <sub>2</sub> Motorola Power | Transistor type<br>(no. used) | 2N669 (2) | 2N669 (2) | 2N628 (2)<br>or 2N176 (4) <sup>a</sup><br>or 2N669 (4) <sup>a</sup> | 2N628 (2)<br>or 2N176 (6) <sup>b</sup><br>or 2N669 (6) <sup>b</sup> | | Rated | Load<br>Volts/mA | 250/65 | 300/100 | 325/200 | 375/200 | | Triad<br>Transf. | or<br>Equiv. | TY-68S | TY-69S | TY-70S | TY-71S | (a) Two transistors in parallel, each side. X = Not used. <sup>(</sup>b) Three transistors in parallel, each side. ### 4-8 — 50-Watt 110-Volt AC Source for Automobiles This inverter (Figure 4-36) uses standard components. It has been designed to operate 110-volt equipment within its power rating from a 12-volt automobile electrical system (14-volts nominal). This inverter has been used to operate the following: - 1. Electric Shaver - 2. Dictating Machines - 3. Fluorescent Desk Lamp - 4. AC DC Radio - 5. "Pencil Tip" Soldering Iron - 6. 40-Watt 117-Volt AC Trouble Lamp - 7. Portable Phonograph. Base bias and collector to base coupling is provided through resistors $R_1$ and $R_2$ , which are 100 ohm, 2 watt. Bias stability is provided by the 15-ohm, 2-watt resistors $R_3$ and $R_4$ . The raw output from the secondary of $T_1$ is the waveform shown in Figure 4-37. This inverter has a frequency output of approximately 60 cps and the peak-to-peak voltage (between the flat tops) is 250 volts at 50 watts. For applications 1, 3, 5, and 6, this output is satisfactory even though the waveform is approximately a square wave. The hash filter, composed of $C_1$ , $L_1$ , and $C_2$ , removes most of the spikes, giving a roughly trapezoidal wave form as shown in Figure 4-37B. This filter makes practical applications 2, 4, and 7. The frequency is reduced to about 56 cps by the filter. With a 50-watt load the efficiency is approximately 75%. The voltage with a 50-watt load is about 106 volts. The physical size of a completed unit is approximately $3\times4\times5$ inches. Weighing about four pounds, it is provided with a cigarette lighter plug and a standard 110-volt outlet receptacle. Current drain with a 50-watt load is approximately 5 amperes. Figure 4-36 — Automobile 12-Volt D-C to 110-Volt A-C Inverter Figure 4-37 — Automobile Inverter Output Wave Shapes # 4-9 — 400-cps 3-Phase Oscillator and Amplifier A circuit to drive a 20-watt 3-phase load at 400 cps is shown in Figure 4-38. The 3-phase oscillations are supplied by an RC-coupled oscillator so that a 120° phase difference exists at the collector of each of the 2N651 transistors. An emitter-follower amplifier drives the output power transistors. The power transistors are driven into saturation, which provides a clipped sine wave on the secondary of the output transformer. This circuit has been used to drive a 3-phase aircraft gyro motor from a 12-volt D-C supply. Figure 4-38 — 3-Phase Inverter, 12-Volt D-C to 115-Volt A-C # 25T 25T 25T 2.2K 2.2K 110 V DC $Q_4$ ≥ 2.2K 2.2K **≨**47 127T V DC 127 $T_1$ 100 Ω 2.2K 2.2K 190T **≥** 2.2K $Q_6$ 2.2K ≥ $Q_{10}$ $D_2$ # 4-10 — DC-to-AC Variable Frequency Inverter Figure 4-39 — Variable-Frequency D-C to A-C Inverter ### **PARTS LIST FOR FIGURE 4-39** | | $D_1,D_2$ | _ | 50-Volt Silicon Diode Motorola 1N536 | |---|------------------|---|----------------------------------------------| | 1 | $Q_1,Q_2$ | | Motorola 2N1359 | | | $Q_3$ - $Q_{10}$ | _ | Motorola 2N1365 | | İ | T <sub>1</sub> | | Core Stackpole Ceramag 20 Area 25/64 Sq. In. | | l | $T_2$ | _ | Core Westinghouse Hypersil E17 | | 1 | $T_3$ | | Superior Type 10B Variable Autoformer | Many square-wave applications require a variable frequency output. One method of obtaining such an output is by using a two-transformer inverter to drive an amplifier, (Figure 4-39). The voltage across the input-saturating trans- former is varied to change the frequency, as shown in Equation 4-16 which is repeated here. $$f = \frac{V_t \times 10^8}{4B_0 AN_1}.$$ (4-16) The amplifier is a series bridge type. Swamping resistors are used to equalize the collector-emitter voltage of the series string. The output voltage is 110 volts at a square wave frequency of 20 to 200 cps. The input is 110 volts DC. ### 4-11 - 6-Volt D-C to 6-KV A-C Inverter This application provides a high-voltage A-C or oscillatory output for driving gaseous luminous tubing. The output can be rectified and doubled to provide a 12-KV D-C source for cathode ray tubes. Figure 4-40 — 6-Volt D-C to 6-KV A-C Inverter The circuit shown in Figure 4-40 differs from the inverters previously shown in that the common-collector configuration is used instead of a common-emitter. Consequently, transistors $Q_1$ and $Q_2$ need not be insulated from the chassis. This circuit also requires that the ratio of turns of $L_2$ (used for base drive) to $L_1$ be approximately 6:5. **SPECIAL OSCILLATOR TRANSFORMER 1**<sub>1</sub>: Core Material: Ceramag U Cores — AP11-264 (2). Most TV flyback transformers are wound on a similar core, which can be used for this application. $L_1$ and $L_2$ are handwound, side by side on the cardboard bobbin with taps brought out on either side. The winding is covered with 3 thicknesses of bond paper saturated with coil dope. $L_3$ is universal wound on this paper layer. The winding width is 34-inch. After every 250 turns a layer of doped paper is applied to the winding. This is to add strength to the coil, which builds up to a diameter of approximately 234 inches. The coil is well doped, dried, and covered on the sides and top with masking tape painted with dope. L<sub>1</sub> — 6 turns, C.T. #18 Nylclad L<sub>2</sub> --- 10 turns, C.T. #18 Nylclad L<sub>3</sub> — 3,500 turns, #36 Nylclad, Silk The inner lead of $L_3$ is grounded to any convenient point on the frame and the outer terminal brought out by a well-insulated lead. Windings $L_1$ and $L_2$ must be correctly phased to obtain oscillation. Correct phasing is best established by trial and error. Reverse base leads if oscillation is not obtained on the first try. When this inverter is used in conjunction with the time base generator described below, an effective portable flasher unit is obtained which is capable of driving gaseous tubes for warning lights, flashing advertising signs, direction signs, and so forth. ### 4-12 — Power Drive Time-Base Generator (Flasher) This is a self-running switch which delivers short burst of power (peak of 4-5 amperes) into a load at a repetition rate of a hundred times a minute. The actual repetition rate and the duration of the power bursts can be controlled over wide limits. A flashing warning light for traffic or construction hazards can be constructed using this time-base generator with a 6-volt incandescent bulb (such as a G.E. 1630) for the load. A time-base circuit with a 6-volt supply is shown in Figure 4-41. This circuit consists of an NPN general purpose transistor (2N35 or equivalent) and 2N176 power transistor. This combination forms a negative-resistance relaxation oscillator whose period is controlled by the time constant of $R_1C_1$ . Pulse duration increases as the value of $R_2$ is increased. Figure 4-41 — Power Drive Time Base Generator **OPERATION:** When switch $S_1$ is closed, capacitor $C_1$ starts to charge, raising the voltage on the base of $Q_1$ positive with respect to the emitter rate determined by the time constant of $R_1C_1$ . At some critical voltage, $Q_1$ begins to conduct, followed by $Q_2$ . When $Q_2$ is driven into saturation, practically the full battery potential is across the load. Conduction of $Q_2$ causes capacitor $C_1$ to discharge until at a low critical value $Q_1$ is cut off, causing $Q_2$ to cut off also. This action is repetitive and establishes the time base. The frequency of the circuit shown in Figure 4-41 is approximately 90 pulses per minute. Other time rates can be obtained by using different values of $R_1$ and $C_1$ . Frequency varies inversely with the value of $R_1$ or $C_1$ . As the value of $R_2$ is increased, the pulse duration is also increased. In the circuit shown in Figure 4-41 the pulse duration is approximately 10 milliseconds. If the value of $R_2$ were increased to 1,000 ohms, the burst duration would be approximately 50 milliseconds. The value of $R_3$ should be low to minimize $I_{\rm CBO}$ , a very small residual generated bias which could gate current into the load causing a standby power loss. However, the value of $R_3$ must be large enough so that it does not affect the saturation of $Q_2$ during the on period. ### 4-13 — Horizontal TV Deflection System The circuit shown in Figure 4-42 shows how switching transistors are used in a transistorized horizontal deflection system for portable TV sets. Associated waveforms are shown in Figure 4-43. The current wave shapes were obtained by using a sampling system consisting of three 0.24-ohm wire-wound resistors in parallel. Transistor $Q_2$ is turned on for approximately $48\mu s$ and off for $16\mu s$ by the voltage from the driver, as shown in Figure 4-43. For the first $9\mu s$ , collector current flows in the reverse direction because of the positive potential on the collector. After this initial $9\mu s$ it requires $39\mu s$ for collector current to build up to its peak forward value which is limited only by the inductance of the transformer and yoke. At the end of this period, base voltage goes positive, reducing base current to zero and causing collector current to fall to zero. This collapsing current induces a high voltage across the yoke and transistor during the retrace period. Capacitor $C_4$ , in resonance with $L_3$ , tunes this circuit to a frequency of $\frac{1}{2}t_r$ , where $t_r$ is the retrace time. As this voltage passes through 180 degrees and becomes positive, base current again flows and the cycle repeats. In the driver circuit, $C_1$ and $C_1$ form a resonant circuit at the third harmonic of the retrace frequency to reduce the peak voltage from collector to emitter. With this circuit, the peak voltage of 90 to 110 volts is reduced to 80 or 90 volts. This voltage reduction is only for the driver and has no effect on the output stage. An advantage of using this circuit with transistors is that energy can be returned to the battery through bilateral action of the transistor, resulting in improved efficiency. At the end of the retrace cycle, the collector voltage begins to swing positive. Base and collector current will be high, limited only by the transistor saturation resistance and lead resistances. These currents decay rapidly to zero, however, because of the damping effect of the transistor on the free oscillations. Current then flows in the conventional manner. Thus part of the energy stored in the yoke during the forward sweep is returned to the battery. Figure 4-42 — TV Horizontal Output Deflection Circuit **TRANSISTOR REQUIREMENTS:** The two important requirements of the output transistor $Q_2$ are high efficiency and the ability to withstand the high collector-to-emitter voltage. The Motorola 2N629 and 2N630 series fulfill these requirements. If the yoke is designed to give a higher voltage than the transistor can stand, a zener diode (10M91Z) can be used to clip the collector-to-emitter voltage to a safe level. An added precaution, however, is transistor protection afforded by the zener diode 10M91Z. **POWER CONSIDERATIONS:** Figure 4-43D and 4-43C shows power dissipation as a function of time and emitter voltage during the fall time. Assuming that the current and voltage relations are linear with respect to time, the following equation approximates the power dissipated during the off time. $$P_{\rm F} = \frac{V_{\rm ep}I_{\rm pf}(t_{\rm to})^2}{(6_{\rm t1})T}$$ (4-20) Reducing $t_{to}$ by one-half reduces the power dissipated by a factor of 4. However, when switching time is reduced, the peak collector-emitter voltage is increased, so the inductance of the load may have to be reduced to limit this voltage pulse to a safe value. High collector-to-emitter voltage can also be reduced by increasing the peak yoke and collector currents without degrading the deflection system. The amount of deflection from a magnetic voke is proportional to $$\mathbf{D} \propto \sqrt{\mathbf{I}_{pp} \, \mathbf{V}_{pp}},\tag{4-21}$$ where $I_{\rm pp}$ and $V_{\rm pp}$ are the peak current through and the peak voltage across the deflection yoke. The circuit of Figure 4-42 supplies 600 volt-amperes to the yoke for 70°-90° deflection of a 14-inch tube. With a peak-to-peak collector current of 8 amperes, 90 volts is required from collector to emitter. If the peak voltage is reduced to 70 volts, collector current must be increased to 10.3 amps to maintain the same deflection. Figure 4-43 — Waveforms of TV Horizontal Drive Circuit (See Figure 4-42) **SERIES OPERATION:** By operating two transistors in series, a much higher back voltage can be tolerated than is possible with a single transistor. Such a series arrangement is shown in Figure 4-44. A similar series arrangement is discussed in Chapter 6 on compound circuits. Germanium diodes $D_1$ and $D_2$ were used across each collector to emitter to increase the amount of reverse current flow during the first part of the sweep. These damping diodes decrease battery current by 100 ma from 1.7 to 1.6 amperes. A bifilar secondary winding on the input transformer is required to ensure equal drive to each transistor. If the drive is not equal, a voltage spike on the leading edge of the collector-emitter voltage waveform results, which could cause transistor failure. Figure 4-44 — Series-Connected Low-Voltage Transistors in TV Horizontal Output The 1K resistors help balance the voltage across each transistor. In addition $f_{ab}$ and $C_{cb}$ should also be matched, so that nearly equal voltage division is obtained. Table 4-6 shows the results of matching pairs of the 2N629-630 series for various combinations of $h_{\rm FE}$ , $f_{ab}$ and $C_{cb}$ . 12 Volts Input Unit $h_{\rm FE}$ $f_{ab}$ Number 10 amps 1 amp **Back Voltage** Q, 20 288 kc $450 \mu\mu f$ 41V $Q_2$ 15 300 kc 450 μμf 437 $Q_3$ $^{480}$ $\mu\mu\mathrm{f}$ $^{485}$ $\mu\mu\mathrm{f}$ 16 43V 256 kc Q, 15 266 kc 417 $Q_5$ 16 261 kc 43V $355 \mu\mu f$ $Q_6$ 24 256 kc 40V $350 \mu\mu f$ $Q_7$ 17 279 kc $455 \mu\mu f$ 40V 17 $Q_8$ 270 kc 460 μμf 437 13 Q, 282 kc 60V $610 \mu\mu f$ 18 $Q_{10}$ 278 kc 460 μμf 457 $Q_{11}$ 25 259 kc $360 \mu\mu f$ 45V 24 $535 \mu\mu f$ $Q_{12}$ 293 kc 60V 16 248 kc 40V $Q_{13}$ $420 \mu \mu f$ $\boldsymbol{Q_{14}}$ 18 269 kc $420 \mu \mu f$ 55V TABLE 4-6 **POWER LOSS & DEFLECTION EQUATIONS:** Relations for power loss and beam deflection have been derived below as they relate to this transistorized deflection system: 1. Power Loss During Turn-Off (referring to Figure 4-43): $$P_{to} = \frac{1}{T} \int_{0}^{t_{to}} V_{c} I_{c} dt$$ (4-22) $$V_{c} = \frac{V_{CP}t}{t_{1}} \tag{4-23}$$ $$V_{c} = I_{PF} \left[ 1 - \frac{t}{t_{to}} \right] \tag{4-24}$$ $$P_{to} = \frac{V_{CP}I_{PF}}{t_1T} \int_{0}^{t_{to}} (t - t^2/t_{to}) dt.$$ (4-25) $$P_{to} = \frac{V_{CP}I_{PF} t^2_{to}}{(6t_1) T}$$ (4-26) 2. Amount of Electron Beam Deflection: For a given accelerating voltage and yoke configuration, deflection, d, is proportional to the peak ampere turns. $$D \propto I_{nn}N \tag{4-27}$$ However, L, the inductance of the yoke, equals $$L = kN^2, (4-28)$$ so that $$D \propto I_{pp} \sqrt{L}$$ . (4-29) During flyback, $$V_y = L \frac{di}{dt}$$ . (4-30) Therefore, $$V_{pp} = \frac{2LI_{pp}}{I_{-}}$$ , (4-31) and $$V_{pp} \propto LI_{pp}$$ (4-32) where $V_{\rm pp}$ and $I_{\rm pp}$ are peak-to-peak values of voltage across the yoke and current through it, and $t_{\rm r}$ is the duration of the retrace. Therefore D $$\propto I_{pp} \sqrt{V_{pp}/I_{pp}}$$ and (4-33) $$D \propto \sqrt{I_{np} V_{np}}.$$ (4-34) ### CHAPTER V # Electronic Ignition Systems ### 5-1 — Introduction The conventional ignition system, the basic design of which has remained virtually unchanged since first sketched by Charles Kettering in 1910, is one of the weak links of the modern internal combustion engine. One disadvantage of this system is that the voltage output of the ignition coil decreases as engine speed increases, thus reducing the intensity of the spark produced by the individual spark plugs. This results in incomplete combustion of the fuel vapor-air mixture, causing inefficient engine operation and wasting gasoline. Erosion of the points also occurs because of the high current flow each time the contacts open. This greatly reduces breaker point operating life. While there have been minor improvements in points and ignition coils, resulting in a fair order of reliability, increased demands on the ignition system have more than offset these improvements. These demands are the result of more horsepower, faster engine speeds, higher compression ratios, and special fuels containing antiknock lead compounds. As the overworked ignition system has been subjected to these additional demands, actual failures as well as a significant decrease in engine performance and efficiency have been unavoidable. The inconvenience of these failures has prompted considerable effort toward improving ignition system reliability. Electronic systems have figured in these improvement efforts, but problems associated with electron tube circuitry (high plate voltages, warmup time, fragility) prevented progress in this direction. It required the recent great advances in the semiconductor industry to provide the devices necessary to realize the full potential of the electronic ignition system. The use of semiconductor devices, such as power transistors, in electronic ignition systems offers many advantages. For example, the resulting circuitry is extremely rugged and requires no warmup time. It operates directly from normal battery voltages over a wide voltage range; an important consideration because of battery voltage drop during cold weather starting. # 5-2 — Semiconductor Applications to Automotive Ignition Systems There are three basic methods in which semiconductor devices can be used in automotive ignition systems. Each affords improvement over older systems both in performance and the life expectancy of ignition components. These methods are as follows: 1. Transistor Switching in the Conventional System The transistor handles the primary current. The breaker points carry only the transistor base current, resulting in less breaker point wear. The transistor itself is capable of switching much more current than simple breaker points. - 2. Oscillatory Spark System - Redesigned conventional or ferrite core transformers are used with power transistors in blocking or other oscillator systems to generate a high-voltage burst or pulse train. This may be either keyed for timing, or continuous, depending upon the application. - 3. Capacitive Energy Storage System Although this method requires a relatively complex electronic system, it is very effective. The energy required to produce the high-tension output to fire the spark plugs is stored in the capacitor according to the relationship $E=1/2\ CV^2$ , as opposed to $E=1/2\ LI^2$ in conventional systems where energy storage is provided by the inductance. # 5-3 — Performance Requirements of an Ideal System The end result of any ignition system is an electric spark. This spark must appear across the spark plug gap at exactly the right time in reference to the piston stroke and with sufficient power to ignite the fuel charge. Sufficient voltage must be available to ionize the spark gap. The open circuit spark potential required for any engine is a function of several factors, and may range from 12 to 35KV. The peak spark power is approximately 900 watts for high-performance systems. # 5-4 — The Conventional System In the conventional, non-electronic system (Figure 5-1), a set of breaker points are alternately opened and closed by a cam geared to the motor crankshaft. On closure, a substantial primary current (4-6 amperes) flows into the primary coil, $L_1$ , bringing the transformer core up to full magnetic saturation. This magnetic charging takes a little time, as represented by the rising curve of Figure 5-3A. When the breaker points are opened, the energy stored in the core induces Figure 5-1 — Conventional Ignition System ### Electronic Ignition Systems a voltage (e = L di/dt) in the high-voltage coil, $L_2$ , which depends on the rate of collapse of the magnetic field. This rapid collapse is augmented by the capacitor, C, which provides a low-impedance discharge path, and also reduces arcing between the points. The voltage generated across coil $L_1$ is stepped up by the turns ratio between coils $L_1$ and $L_2$ . This ratio is usually on the order of 1:100 in standard 12-volt ignition coils. In conventional 12-volt systems, resistor R is used to lower the coil voltage. ### 5-5 — Transistor Switching In a transistor switching circuit (Figure 5-2) the breaker points carry only the base current of the transistor, which is approximately 1/20 of the primary coil current. By reducing current through the breaker points this method eliminates burning and wear, and resultant mistiming. For this reason the transistorized system should be relatively maintenance-free. Figure 5-2 — Primary Coil Current Versus Time During the interval after the breaker points open, a large reverse voltage appears across the primary coil and across the transistor. With a conventional 12-volt coil having a turns ratio of 1:100, 300 volts could be developed across the transistor at maximum output. This is the same high voltage that causes arcing and pitting of contacts in conventional systems. It is also capable of damaging the transistor unless some form of protection is provided. One method of protecting the transistor is to install a zener diode across the terminals. The zener voltage should be somewhat less than the $BV_{\rm CES}$ rating of the transistor used. By trading primary current for voltage it is possible to store in the coil the energy ( $E=1/2 \text{ LI}^2$ ) necessary to provide high output voltage, yet considerably reduce reverse voltage across the transistor. This is accomplished by designing ### Electronic Ignition Systems the ignition coil with a higher turns ratio. For example, special coils with 100 turns on $L_1$ and 30,000 turns on $L_2$ can be used to limit voltage across the transistor to 100 volts. Current waveforms of Figure 5-3 show that the primary coil current increases to peak value much faster in the transistor system than it does in the conventional system. Figure 5-3 — Transistor Switching Circuit The dramatic improvement in output voltage possible at higher engine speeds with the transistorized ignition system is shown in the curve of Figure 5-4. This is important because at these speeds high firing potentials are necessary, yet it is in this area that the output from conventional systems falls off rapidly. Figure 5-4 — Available High Voltage Versus Engine Speed ### 5-6 — High-Voltage Oscillator A transistor can also be used to generate either a continuous or an intermittent source of oscillatory high voltage necessary to develop the ignition spark. This voltage can be obtained from a transistor blocking oscillator having a suitable ignition transformer. Suitable feedback is obtained from a standard or specially wound ignition coil. Coils with open silicon steel cores give oscillatory frequencies of 1 to 4 kc. Using closed ferrite cores, frequencies as high as 20 kc can be obtained. A feedback winding, $L_3$ , (Figure 5-5) is provided on the ignition coil to obtain the blocking oscillation. In an oscillator system, the protective considerations for the transistor are the same as in the switching system previously discussed; the coil should be wound to a turns ratio of 1:300 and zener diode protection should be provided. Figure 5-5 — Blocking Oscillator Ignition System ### 5-7 — Capacitor Storage System A third system of producing a high voltage is the capacitor storage system, shown in Figure 5-6. In this system, a source of D-C voltage charges the capacitor, $C_1$ , which is then abruptly discharged by a transistor, $Q_1$ . Figure 5-6 — Capacitor Storage Ignition System #### Electronic Ignition Systems The capacitive storage system gives a very hot spark from a standard ignition coil. The 300-volt D-C supply is obtained from a D-C to A-C inverter using two power transistors and a silicon diode bridge rectifier which converts the AC to DC. In this circuit, Q<sub>1</sub> sees the full D-C voltage of the supply as well as any high-voltage transients reflected back from the ignition coil. Therefore this system requires a transistor designed for this high voltage, or several in series as well as a protective zener diode. This system is effective but it is relatively complex electronically and therefore perhaps less attractive than the transistor switching and oscillatory spark systems. #### CHAPTER VI ### Special Transistor Circuits ### 6-1 — Introduction Appropriate parallel and series circuit arrangements of power transistors permit their use in high-voltage, high-current, or high-power applications. For example, power transistors have been used in parallel circuits to handle more than 1000 amperes and in series for more than 300 volts. That such applications are almost unlimited is indicated by one application in which 90 power transistors were used in parallel. Such circuits also insure reliability in extended areas of operation as well as yielding higher gain and lower distortion. ### 6-2 — Parallel Operation Power transistors are used in parallel (Figure 6-1) to increase current- and power-handling capabilities. Since the number of thermal paths are also increased, this method allows greater power dissipation. Figure 6-1 — Parallel Connection To equalize collector current flow, the transistors should be matched or feedback resistors should be used to compensate for variations between individual units. Emitter resistors are generally used for current equalization because they also provide temperature stability. Current equalization can be obtained with a base resistor having a value equal to that of the emitter resistor times $h_{\rm FE}$ . Either graphical or analytical methods can be used to determine the value of the emitter resistor required. The following example illustrates how a graphical analysis is used to determine the emitter resistance required. For this type of analysis the transconductance curves, which are emitter-to-base voltage, $V_{\rm EB}$ , versus collector current, $I_{\rm C}$ , are the most useful. Consider the problem of matching a pair of Motorola 2N1165 transistors to handle a total current of 40 amperes. Each 2N1165 is rated for a maximum of 25 amperes. As the total transconductance variation is usually somewhat less than the total current gain variation, a transconductance ratio of 4:1 between minimum and maximum units will be used. This 4:1 ratio also takes care of normal temperature variations and aging characteristics. Figure 6-2 was constructed from this information and the information shown on the published data sheet. Figure 6-2 — Current Division by Emitter Resistor In the example shown we have allowed the high-gain transistor to carry a maximum current of 25 amperes. This is the maximum collector current rating for the 2N1165. Since the total current to be handled is 40 amperes, the low-gain transistor must then carry 40 minus 25, or 15 amperes. A source resistance line connected between the 25-ampere point for the high-gain unit and the 15-ampere point for the low-gain unit gives us the required emitter resistance, approximately 0.1 ohm. The graph also shows that the required driving voltage, $V_{\rm BB}$ , for both units in parallel is approximately 3 volts. Because the 0.1-ohm resistance represents considerable power loss ( $P = I_{\rm E}^2 \times R_{\rm E}$ ; $25^2 \times 0.1 = 62.5$ watts), it may be necessary to match transconductance of the units to obtain a higher efficiency. Although the use of a base resistor would reduce power loss as indicated by the following equation: $$P = \frac{I_{\rm E}^2 R_{\rm E}}{h_{\rm FE}} \tag{6-1}$$ stability would be sacrificed to some extent. # 6-3 — Series Operation When a maximum voltage rating of a single power transistor is insufficient for a particular application, series operation is suggested (Figure 6-3). Various methods can be used to feed the base connections. Because of the high voltage existing between base connections, the base leads must be isolated from each other while sufficient drive is maintained. In the case of A-C or repetitive signals, simple transformer couplings can be employed (Figure 6-4). The transistors can be matched for transconductance, or the values of resistors $R_1$ and $R_2$ can be selected to balance the maximum voltage across each transistor. For most power transistor applications, $R_1$ and $R_2$ will be 10K. Figure 6-3 Figure 6-4 AC-Coupled Series Connection ### **Basic Series Connection** The resistive driving network in Figure 6-5 is generally used for D-C voltage regulators. $R_1$ , $R_2$ , and $R_3$ are determined as follows: $$R_1 = \frac{V_{CB}}{I_X - I_{CBO2} - I_{CBO3} + I_{B2} + I_{B3}}$$ (6-2) $$R_2 = \frac{V_{CB}}{I_X + I_{CBO3} - I_{B3}}$$ (6-3) $$R_3 = \frac{V_{CB}}{I_V} \tag{6-4}$$ In pulse-type circuits where the transistors are saturated in the on condition, the circuit in Figure 6-6 is not only more efficient but also offers greater thermal stability. In this circuit, terminals B, C, and E may be considered as Figure 6-5 — DC-Coupled Series Connection base, collector, and emitter terminals of a composite transistor. The zener diodes $Z_1$ , $Z_2$ , and $Z_3$ ensure that the maximum collector-emitter voltage of each of the series transistors is not exceeded. Figure 6-6 - Pulse-Type Circuit with Greater Thermal Stability Resistors $R_1$ , $R_2$ , and $R_3$ provide $I_{CBO}$ paths and ensure that the transistors will turn off under no-signal conditions. Decoupling diodes $D_1$ , $D_2$ , and $D_3$ permit a common driving signal to be used, because they open up in the absence of a driving signal and still permit the turn-on current to fully saturate each transistor. Resistors $R_4$ , $R_5$ , and $R_6$ , used to balance out variations in gain between the series transistors, are determined as follows: $$R_4 = \frac{V_{BB} - I_{BT}R_S - V_{D1} - V_{BE1}}{I_{B1}}$$ (6-5) $$R_{5} = \frac{V_{BB} - I_{BT}R_{S} - V_{D2} - V_{BE2} - V_{CE1 \text{ sat}}}{I_{B2}}$$ (6-6) $$R_{6} = \frac{V_{BB} - I_{BT}R_{S} - V_{D3} - V_{BE3} - V_{CE2 \text{ sat}} - V_{CE1 \text{ sat}}}{I_{B3}}$$ where $I_{BT} = I_{B1} + I_{B2} + I_{B3}$ (6-7) In such a circuit the transistors operate in sequence and not simultaneously as in the other series circuits shown. When a signal is applied between base and emitter, $Q_1$ is turned on first and is driven to saturation before $Q_2$ begins to conduct. In turn, $Q_3$ is driven into conduction. Better understanding of the Figure 6-6 series connection can be obtained by studying the following example. Figure 6-7 shows the collector characteristics of two Motorola 2N1164 transistors. Transistor A has a collector breakdown of 80 volts and Transistor B a breakdown of 70 volts. The collector characteristic of the two units in series is shown in Figure 6-8A. This Figure shows the composite collector breakdown to be 150 volts. Some nonlinearity can be observed #### Special Transistor Circuits and a discontinuity appears between 40 and 70 volts where Transistor A begins to avalanche. The linearity of the composite transistor can be improved with feedback. The effect of a 1-ohm emitter resistor is shown in Figure 6-8B. Figure 6-7 — Output Characteristics of Two Motorola 2N1164 Transistors Figure 6-8 — Series Composite Output Characteristics of Two Motorola 2N1164 Transistors Another important characteristic of this series connection is the higher saturation voltage, shown in Figure 6-9. This saturation voltage reaches 1 volt at 8.5 amperes, compared with a typical value of less than 0.2 volts for a single unit, without the 1-ohm emitter resistor. Figure 6-9 — Composite Collector Saturation Region of Two Motorola 2N1164 Transistors ### 6-4 — Compound Connections Occasionally a current gain greater than that available from a single transistor is required and in some cases it is also desirable to provide improved linearity. By using two transistors in a compound connection (see Figure 6-10) the slope of collector current at high emitter currents will be significantly reduced. A disadvantage is that $Q_2$ cannot be driven into saturation. The common-emitter current gain of this connection is approximately the product of the gains of the two transistors. The emitter current of transistor $Q_1$ is the base current of transistor $Q_2$ . Figure 6-11 shows the current gain linearity available from the compound connection. Compound-connected transistors may be considered as a single transistor for design purposes. They can be used in complementary symmetry configurations of the push-pull and/or bridge arrangement. Figure 6-10 — Darlington Compound Connection Figure 6-11 — Output Current Versus Input Current Another compound connection, shown in Figure 6-12, uses a commonemitter input with a common-base output and floating battery connecting the collector of the first transistor with the emitter of the second. This connection provides the current gain of the common emitter with the frequency and breakdown voltage characteristics of the common-base configuration. The floating battery can be as small as 2 volts, which permits the use of a transistor with a very low breakdown voltage for $Q_1$ . The main disadvantage is that a separate battery is required. Figure 6-12 — Common-Emitter to Common-Base Compound Connection Figure 6-13 — Typical Bridge Connection # 6-5 — Bridge Connections The bridge circuit has advantages for two special applications. In audio applications, a speaker voice coil can be used as the load since no D-C current need pass through it. When the transistor is cut off it never sees more than the supply voltage, $V_{\rm CC}$ , whereas in a transformer-coupled push-pull circuit the transistor may see twice the supply voltage or more. Hence, with a bridge circuit, transistors can be used at higher voltages. A bridge connection also eliminates voltage spiking problems in D-C to D-C converters since the battery or voltage source acts as a clamp that absorbs spikes. Figure 6-13 shows a typical bridge connection. **Junction Alloying of Power Transistors** #### CHAPTER VII ### Power Supplies and Power Rectification #### 7-1 — Introduction Power transistors find wide application for the following A-C power-supply functions. - 1. A-C to D-C supplies (generally from 117-volt, 60-cps to low-voltage DC) - 2. Controlled rectifiers - 3. Electronic filtering and low-ripple supplies - 4. Current and voltage regulation. ### 7-2 — Rectifier Characteristics of Germanium Power Transistors The collector junction of a power transistor is an excellent diode for rectifying high currents at low voltages. The emitter junction also makes a good rectifier; however, due to thermal resistance considerations it is more practical to use the collector, or to tie the emitter and collector together. In practice, it is possible to use as a rectifier the same transistor that is being used in other parts of the circuit; for example, a 2-watt power output stage using Motorola 2N176 transistors can be supplied with 12 volts from a 2N176 used as a rectifier. Germanium power transistors used as diodes have excellent low voltage drop in the forward direction. Reverse breakdown is determined by resistivity in the base region $(\rho_{\rm b})$ according to the following expression: $$BV_{CBO} = 83.4(\rho_b)^{.61} \tag{7-1}$$ where $\rho_b$ is in ohm-cm and BV<sub>CBO</sub> is in volts. Typical forward and reverse V-I curves for Motorola power transistors when used as diodes are shown in Figures 7-1 and 7-2. Generally speaking, the forward characteristics are the same for the entire Motorola line. The remarkably low voltage drop is shown in Figure 7-1. Tests have shown that 25-50 amperes are needed before a one-volt drop is encountered. The reverse breakdown, of course, follows the voltage rating of the transistors and ranges from a low of 30 to a high of 120 volts for safe operation. The Motorola 2N1529 through 2N1560 series power transistors are not indicated but the BV<sub>CBO</sub> rating given on the data sheet is the maximum voltage. All Motorola industrial power transistors have a maximum junction temperature rating of 100°C. The load-current temperature-derating curve is shown in Figure 7-3. The maximum current rating is determined by the current carrying capacity of the base pin. Germanium diodes are more efficient at high currents than selenium, silicon, or any of the metallic oxide rectifiers. With 100°C junction operation, backto-front current ratios of 1000 to 1 and greater are possible at 10-ampere loads. Stacking units for higher voltage operation is possible with only a slight reduction in efficiency; stabilizing resistors should be "laddered" across the stack to equalize the reverse voltage. Parallel operation for higher load currents is no problem because of the uniformity of the forward V-I characteristic; however, current equalizing resistors may be needed. Figure 7-1 — Forward Diode Characteristics of Motorola Power Transistors Figure 7-2 — Reverse Diode Characteristics of Motorola Power Transistors Figure 7-3 — Load Current — Temperature Derating Curve # 7-3 — The Power Transistor as a General Purpose Rectifier Power transistors can be used as rectifier diodes in any of the conventional rectifier connections such as half-wave, full-wave with center tapped secondary, bridge-type full-wave, doublers, and so on. For these applications, the collector and base form the rectifying diode. The emitter is not used. Forward conduction occurs when the collector is positive with respect to the base. In conventional rectifier terminology the collector is the anode and the base is the cathode. The symbol designating a transistor used as a diode is shown in Figure 7-4. Figure 7-4 — Basic Rectifier Bridge Circuits Showing Transistor as a Diode ### 7-4 — Peak Inverse Voltage Inverse voltage and power dissipation are the two principal ratings to be considered when setting up simple rectifier circuits. The inverse voltage is a peak A-C value that may be as much as 2.8 times as high as the average D-C output. Transistors may be connected in series for high-voltage applications with only a small voltage loss because of the low forward conduction. An example of series-connected rectifiers operating as a 20-ampere half-wave rectifier at 117 volts AC is shown in Figure 7-5. For 117-volt line operation, the PIV of the four transistors in series must be approximately 400 volts. One-watt, 5000-ohm resistors are used to prevent the entire PIV from appearing across any one transistor. Figure 7-5 — Series Rectifier Motorola power transistors used as rectifiers have small power loss because of the very low forward voltage drop. A conservative figure for rectifier power dissipation is 0.5 watt per ampere. For 2.5-ampere load current these transistors do not require a heat sink at room temperature. For a load current of 10 amperes a heat sink capable of dissipating 5 watts must be provided and at 20 amperes, 10 watts must be dissipated. The heat sink requirements are given in Chapter 2. In most equipment this heat sink requirement is satisfied by anchoring the transistors to a metal chassis or panel. To handle more power (and larger currents) the units can be operated in parallel. Figure 7-6 shows five Motorola 2N627 transistors used as a 12-volt 100-ampere half-wave power supply. Center-tapped or bridge-type power supplies can also be designed in this manner. #### 7-5 — Power Control Motorola power transistors offer unusual versatility and usefulness as power supply rectifier components in controlled current and voltage applications. A simple controlled full-wave rectifier circuit is shown in Figure 7-7. In this circuit the current passed on each half-cycle is controlled by the value of $R_{\rm C}$ . Current is maximum when $R_{\rm C}$ is zero. The current through the transistor is limited by the load impedance, $R_{\rm L}$ . As $R_{\rm C}$ is increased, the base current to $Q_1$ and $Q_2$ becomes more and more limited, reducing the current applied to the load. This results in a very smooth and effective control of output current and voltage into the load. Since R<sub>c</sub> is carrying only the transistor base current, a 2-to 4-watt potentiometer can be used to remotely control load currents of several amperes. A battery charger using this principle is illustrated in Figure 7-8. The Figure 7-6 — Parallel Rectifier Figure 7-7 — Controlled Rectifier Figure 7-8 — Battery Charger Figure 7-9 — Charging Rate Versus Control Resistance variation in the output current of this supply as a function of control resistance and with a 6-volt storage battery as a load is shown in Figure 7-9. ### **7-6** — Electronic Filter (Capacitance Multiplication) An electronic filter using a power transistor is very effective in reducing power supply ripple. An example is shown in Figure 7-10. The effective filter capacitance, $C_F$ , appearing across the load is approximately $$C_{\mathbf{F}} = C_{\mathbf{f}} h_{\mathbf{fe}}, \tag{7-2}$$ where $C_{\rm F}$ is the base filter capacitance, and $h_{\rm fe}$ is the current gain of the transistor. Figure 7-10 — Capacitance Multiplier Figure 7-11 — Electronic Filter Figure 7-12 — Ripple Voltage Versus Output Current This capacitance multiplying factor results in an effective $C_{\rm F}$ in the order of 25,000 microfarads in Figure 7-10 and about 160,000 microfarads in the circuit shown in Figure 7-11. The curves of Figure 7-12 were taken on the latter supply and show the very low ripple voltages obtained at high load currents. Equally effective filtering by the conventional choke-capacitance filter would require a very large and expensive inductor or capacitor for these currents. This filter may be applied to almost any D-C voltage supply if the $V_{\rm CE}$ voltage is maintained low. # 7-7 — Regulated Low Voltage Power Supplies The use of zener diodes as control elements, reference elements, and filter elements in power supplies has been covered in the Motorola Silicon Zener Diode Handbook. Figure 7-13 — Zener Shunt Regulator Figure 7-14 — Zener Shunt Transistor Regulator Figure 7-15 — Zener Series Transistor Regulator The regulated supplies discussed take the form of the simple zener shunt regulator, Figure 7-13; the zener shunt-transistor regulator, Figure 7-14; the zener series-transistor regulator, Figure 7-15; and various zener-transistor combinations for feedback regulation, constant current, and high power regulation. For complete information on regulated power supplies, including theoretical and design considerations, figures of merit and circuit analysis, the Motorola Zener Diode Handbook should be consulted. A typical high-quality, high-power supply which features zener control of power transistor current handling elements, utilizing both positive and negative ### Power Supplies and Power Rectification Figure 7-16 — Typical High-Quality, High-Power Supply feedback to improve stability, is shown in Figure 7-16. This is an example of the power supply sophistication which can be obtained by using controlled power transistors. Stabilization Bake As a standard step in the manufacturing process, every Motorola Power Transistor is subjected to a 125° stabilization bake for 100 hours to stabilize units under accelerated life test conditions. #### CHAPTER VIII ### Transistor Testing This section outlines the basic tests Motorola employs to ensure that a particular device meets its specification. The end use of the device determines the tests to which it is subjected. Production test equipment is naturally much more sophisticated than the simple circuits discussed here but the basic functions are the same. **COLLECTOR AND EMITTER CUTOFF CURRENT** ( $I_{\rm CBO}$ and $I_{\rm EBO}$ ) may be checked with the circuit shown in Figure 8-1. The collector-to-base or emitter-to-base voltage should be set to the value indicated on the data sheet and the current read on a low-resistance meter. At room temperature and low voltages, readings will range from several microamperes to several milliamperes. Figure 8-1 — I<sub>CBO</sub> - I<sub>EBO</sub> D-C Test Circuit **COLLECTOR BREAKDOWN VOLTAGE** is generally measured with an oscilloscope sweep test. (See Figure 8-2.) This method avoids the excessive dissipation which is the disadvantage of a D-C test. The wave shapes of current versus voltage are described in Chapter 2. The variable sweep voltage is obtained with a Figure 8-2 — Collector Breakdown Voltage Sweep Test Circuit variable transformer, $T_2$ , isolated from the line by transformer, $T_1$ . The collector-to-common voltage is fed directly to the Horizontal Deflection Amplifier of the scope. The voltage developed by the flow of collector current through $R_{\rm S}$ is fed into the Vertical Deflection Amplifier. The five positions on the switch are for the following tests: | Position | Function | Condition | |----------|-----------------------------------------|------------------------------------| | 1 | $\overline{\mathrm{BV}_{\mathrm{CBO}}}$ | Emitter Open | | 2 | $\mathrm{BV}_{\mathrm{CES}}$ | Base-Emitter Shorted | | 3 | $\mathrm{BV}_{\mathrm{CEX}}$ | $ m V_{BE} = +0.1~Volt~or~greater$ | | 4 | $\mathrm{BV}_{\mathrm{CER}}$ | $R_{\rm B} = 10 \text{ ohms}$ | | | | (value specified on data sheet) | | 5 | $\mathrm{BV}_{\mathrm{CEO}}$ | Base Open | Figure 8-3 — Power Gain and Distortion Test Circuit **POWER GAIN AND HARMONIC DISTORTION** must be tested in an audio circuit similar to that in Figure 8-3. The bias voltages and currents are adjusted to the values specified in the data sheet. The load resistance is also specified in the data sheet. The following adjustments are made: - 1. Set $I_{\rm E}$ to data sheet value by adjusting $V_{\rm EE}$ and $~R_{\rm EE}.$ $I_{\rm E} \approx V_{\rm EE}/~R_{\rm EE}.$ - 2. Set $V_{\rm CE}$ to data sheet value by adjusting $V_{\rm CC}$ . - 3. Use value of $R_L$ on data sheet by adjusting $V_{CE}$ and $I_E$ . $$R_{\rm L} \approx \frac{V_{\rm CE}}{I_{\rm E}}$$ 4. Set drive impedance, R'<sub>S</sub>, to data sheet value. $$R'_{S} = (R_{S} + R_{GEN}) \left(\frac{N_{2}}{N_{1}}\right)^{2} + R_{IB}.$$ 5. Adjust signal input to get $P_o$ given in data sheet. $P_o$ can be measured directly by a power output meter (not shown) across $L_1$ or measured indirectly by using a VTVM to show desired $v_o$ . $$P_o = \frac{{v_o}^2}{R_L}$$ - 6. Measure harmonic distortion with distortion analyzer. - 7. Calculate P<sub>in</sub> $$P_{\rm in} = v_{\rm in} \, i_{\rm in} = v_{\rm in} v_{\rm RIB} / R_{\rm IB}.$$ 8. Calculate power gain in db; $G_e = 10 \log \frac{P_o}{P_{in}}$ . D-C CURRENT GAIN AND TRANSCONDUCTANCE are easily measured with D-C meters as indicated in Figure 8-4. $$h_{\mathrm{FE}} = rac{I_{\mathrm{C}}}{I_{\mathrm{B}}} \,$$ and $g_{\mathrm{FE}} = rac{I_{\mathrm{C}}}{V_{\mathrm{BE}}}$ . At high currents, a heat sink may be necessary to dissipate power. Meter leads should contact transistor pins directly, rather than the socket or heat sink, to avoid measurement of voltage drop across the pin-socket connection. Since $h_{FE} + 1 = \frac{I_E}{I_B}$ or $h_{FE} = \frac{I_E}{I_B} - 1$ , D-C current gain can also be deter- mined by adjusting $V_{\rm EE}$ and $R_{\rm EE}$ to give desired value of $I_{\rm E}$ and then measuring $I_{\rm B}.$ The current gain then equals $\frac{I_{\rm E}}{I_{\rm B}}-1.$ Figure 8-4 — D-C Current Gain and Transconductance Test Circuit SMALL SIGNAL CURRENT GAIN, INPUT RESISTANCE, AND FREQUENCY CUT-OFF (COMMON EMITTER) can be measured on the test setup shown in Figure 8-5. $$h_{\rm fe} = rac{i_{ m c}}{i_{ m b}} = rac{v_{ m o}/R_{ m c}}{v_{ m g}/R_{ m s}} = rac{v_{ m o}R_{ m s}}{R_{ m c}v_{ m g}} \,.$$ The collector load resistor, $R_{\rm e}$ , should be very small compared with the transistor output impedance so that short circuit output is approximated. The value of $R_{\rm s}$ is made many times larger than the $h_{\rm ie}$ of the transistor. The value of $v_{\rm g}$ is then set to provide a small A-C value for $i_{\rm b}$ (approximately 50 microamperes), using the equation $i_{\rm b} = v_{\rm g} R_{\rm s}$ . $L_1$ , $C_1$ , and $C_2$ are used to isolate A-C and D-C effects. Then $v_{\rm o}$ is measured and substituted in the equation $$h_{\rm fe} = \frac{v_{\rm o} R_{\rm s}}{R_{\rm c} v_{\rm o}}. \label{eq:hfe}$$ Figure 8-5 — Common-Emitter Small Signal Current Gain, Frequency Cutoff, and Input Resistance Test Circuit The meter can be calibrated to read current gain directly as a function of $v_o$ . Input resistance is determined by using the circuit in Figure 8-5 with the same circuit values as used to determine $h_{\rm fe}$ and the equation $$h_{ie} = \, \frac{v_{eb}}{i_b} \, = \! \frac{v_{eb}R_s}{v_g}. \label{eq:hie}$$ $v_{\rm eb}$ is measured and substituted in the above equation. The meter can be calibrated to read $h_{\rm ie}$ directly as a function of $v_{\rm eb}$ . Common-emitter frequency cutoff is found by adjusting the signal level to a convenient $\mathbf{v}_0$ at a low frequency and then increasing the signal frequency (holding $\mathbf{v}_{\mathbf{g}}$ constant) until $\mathbf{v}_0$ drops to 0.707 of its original value. The original or reference frequency is given on the data sheet and is usually 1 kilocycle. **SMALL SIGNAL FREQUENCY CUTOFF (COMMON BASE)** — Frequency cutoff (common base) is a more difficult measurement than the common-emitter configuration. The circuit in Figure 8-6 can be used. Because the frequencies usually lie between 100 and 1000 kc, proper wiring techniques must be observed. The common-emitter current gain, $h_{\rm fe}$ , will be equal to about 2.4 at the $F_{a_{\rm b}}$ frequency and the input resistance, $h_{\rm ib}$ , will be in the order of several ohms at $I_{\rm E}=1$ ampere. Thus the isolating network should be about 100 ohms. To avoid D-C power loss, an R-F choke is usually inserted as shown in Figure 8-6. Figure 8-6 — Common-Base Frequency Cutoff Test Circuit **SATURATION VOLTAGE** of the collector is generally tested under a forced gain condition using the test setup in Figure 8-7. Using an arbitrary value of V<sub>CC</sub>, adjust I<sub>C</sub> to the value in the data sheet by selecting the appropriate values of $R_{\rm CC}$ ; $I_{\rm C} = \frac{V_{\rm CC}}{R_{\rm CC}}$ . Similarly, $I_{\rm B}$ , as given on the data sheet, is obtained by proper selection of the value of $R_{\rm BB}$ ; $I_{B} = rac{V_{\rm CC}}{R_{\rm mp}}.~V_{\rm CE~sat}$ is then read directly. The meter leads should contact the transfer sistor pins directly, rather than the socket or heat sink, to avoid measurement of voltage drop across the pin-socket connection. In the "worst case" situation, saturation voltage is read with the base shorted to the collector, and no forced gain exists. Example: With a 2N627, a convenient $V_{CC}=12$ volts, collector current =10 amperes, and base current =1 ampere. Then $R_{CC}=\frac{12}{10}=1.2\Omega$ , and $R_{BB}=\frac{12}{1}=12\Omega$ . Figure 8-7 — Saturation Voltage Test Circuit **THERMAL RESISTANCE** of power transistors can be tested in several ways using a test setup such as that shown in Figure 8-8. The basic method is to dissipate a known amount of power and measure the case temperature with a thermocouple. Then the power is abruptly removed and a temperature-sensitive Figure 8-8 — Thermal Resistance Test Circuit #### Transistor Testing characteristic, such as $I_{\rm CBO}$ or diode voltage, is quickly measured. The temperature-sensitive characteristic must be repeatable and previously calibrated in terms of junction temperature for the particular device. The test circuit in Figure 8-1 can be used to determine $I_{\rm CBO}$ at various temperatures. Thus a certain reading of the characteristic will be associated with a definite junction temperature. Thermal resistance is determined from the equation $$\theta_{\rm IC} = (T_{\rm I} - T_{\rm C})/P$$ . Collector cutoff current at low voltages and forward diode voltage at low currents are both repeatable characteristics. The circuit of Figure 8-8 uses the collector diode voltage. Power is dissipated when switch $S_1$ is in the position shown. The switch is then quickly opened and within a short time as compared with the transistor thermal time constant (usually a few milliseconds), switch $S_2$ is reversed by a mercury relay, and a constant current is injected through the diode. The voltage drop is measured on a scope. A chart of forward voltage versus temperature is consulted, or the scope or a voltmeter can be calibrated directly in thermal resistance. #### REFERENCES IRE standards on methods of testing transistors, IRE Proc. Nov. 1956, Pg. 1543-1560. R. F. Gates, R. A. Johnson, "The Measurement of Thermal Resistance" Syracuse University Research Institute Report EE 542-588R2, Aug. 1, 1958 #### CHAPTER IX ### Transistor Specifications ### 9-1 — Selection Charts Motorola Power transistors range from the 2N176 3-ampere 30-volt auto radio devices specified at 2 watts output to the 2N1167 25-ampere 100-volt transistor designed for D-C to D-C converter use and capable of switching 2.5 kilowatts. Power transistors are frequently categorized by current gain, and breakdown voltage to form families of similar types. Motorola power transistors are listed in the handy cross reference charts that follow. Once a transistor is picked from the reference chart, the data sheet must be consulted to obtain detailed information. TABLE 9-1 | 3-AMPERE | į | | h <sub>FE</sub> @ 0.7A,2V | | | | |--------------------|-----|----|---------------------------|----------|----|-----| | SERIES<br>TO-3 | * | | 20 - 60 25 - 90 | 35 - 120 | N | | | DIAMOND<br>PACKAGE | CBO | 50 | 2N350A 2N351A | 2N376A | 40 | CES | | | - ≧ | 40 | 2N176* 2N176* | 2N669* | 30 | æ | <sup>\*</sup> Typical Gain | 3-AMPERE | | | h <sub>FE</sub> @ 1 | A, 2V | | | |------------|------|-----|---------------------|----------|-----|----------| | INDUSTRIAL | | | 35 - 90 | 60 - 140 | | | | SERIES | 0 | 120 | 2N1364 | 2N1365 | 100 | ی ( | | TO-3 | Vcво | 100 | 2N1362 | 2N1363 | 75 | BVCES | | DIAMOND | 8 | 80 | 2N375 | 2N618 | 60 | <b>=</b> | | PACKAGE | | 50 | 2N1359 | 2N1360 | 40 | | | 5-AMPERE | | 4 July 17 Burns 1 | h FE @ | 3A, 2V | er and to a | tak eri s | 4.5 | |------------|--------------|-------------------|---------|----------|-------------|-----------|-----| | INDUSTRIAL | | 20 - 40 | 35 - 70 | 50 - 100 | 75 - 150 | | | | SERIES | 120 | 2N1533 | 2N1538 | 2N1543 | 2N1548 | 90 | | | TO-3 | <b>a</b> 100 | 2N1532 | 2N1537 | 2N1542 | 2N1547 | 75 | 2 | | DIAMOND | 20 100 80 80 | 2N1531 | 2N1536 | 2N1541 | 2N1546 | 60 | BVC | | PACKAGE | 60 | 2N1530 | 2N1535 | 2N1540 | 2N1545 | 45 | ~ | | | 40 | 2N1529 | 2N1534 | 2N1539 | 2N1544 | 30 | | TABLE 9-4 | | | | | h <sub>FE</sub> @ 10A, 2V | | | | |----------------------|-------------------|-----|-----------------|---------------------------|----------|----|-------| | 10- AND 15- | | | 10 - 30 | 30 - 60 | 50 - 100 | | | | AMPERE<br>INDUSTRIAL | | 100 | 2N630<br>2N1552 | 2N1556 | 2N1560 | 75 | | | SERIES | BV <sub>CB0</sub> | 80 | 2N629<br>2N1551 | 2N1555 | 2N1559 | 60 | BVCES | | TO-3<br>DIAMOND | BV <sub>C</sub> | 60 | 2N628<br>2N1550 | 2N1554 | 2N1558 | 45 | B B | | PACKAGE | | 40 | 2N627<br>2N1549 | 2N1553 | 2N1557 | 30 | | TABLE 9-5 | 25-AMPERE | | | h <sub>FE</sub> @ 25A, 2 | V | 8.4. | | |----------------------|------|-----|--------------------------|----------------------|------|---| | INDUSTRIAL<br>SERIES | | | 15 - 65<br>Pin Types | 15 - 65<br>Lug Types | | | | TO-3 | 0 | 100 | 2N1166 | 2N1167 | 75 | S | | DIAMOND | /cB0 | 80 | 2N1164 | 2N1165 | 60 | ວ | | PACKAGE | æ | 50 | 2N1162 | 2N1163 | 35 | æ | TABLE 9-6 | | | | h <sub>F</sub> | E @ 5A, 2V | | | | |----------------------------------------------|----|-----|----------------|-----------------|---------|----|-----| | 1 F A MADEDE | | | 20 - 40 | 25 - 50 | 35 - 70 | | | | 15-AMPERE | | 100 | | 2N1100 | 2N1099 | 80 | | | SERIES<br>TO-36<br>LOW SILHOUETTE<br>PACKAGE | _B | 80 | | 2N174<br>2N1358 | | 70 | CES | | | ≥ | 60 | 2N443 | | 2N173 | 50 | B | | | | 50 | 2N442 | | 2N278 | 45 | | | | | 40 | 2N441 | | 2N277 | 40 | | ### 9-2 — Typical Data Sheet Information Data sheets provide the following types of information: - TYPE OF TRANSISTOR type number; method of construction alloy, diffusion, etc.; PNP or NPN; silicon or germanium. - 2. **APPLICATIONS** switching, amplification, etc. - 3. **IMPORTANT FEATURES** high gain at high current ratings, narrow gain spreads, etc. - 4. **OUTLINE DRAWING** with all dimensions and tolerances, connection to case, availability of pins or solder lugs, etc. - 5. ABSOLUTE MAXIMUM RATINGS electrical and thermal limits. The transistor must not be used beyond these absolute limits or permanent damage may occur. The ratings are related to each other and the reader is urged to study Chapter 2 for a complete understanding. The first subscript of the symbol in a PNP transistor indicates the terminal at negative potential. The second subscript is the common circuit terminal. The third subscript indicates the condition of the third terminal with respect to the common terminal. Example: $BV_{\rm CEX}$ is 100 Vdc (2N1532). Meaning — breakdown voltage will occur when the potential across the collector and emitter terminals is 100 volts or more. The collector is at a negative potential with respect to the emitter, which is the common circuit terminal. "X" indicates that the base terminal has a positive voltage with respect to the emitter, usually much greater than the $I_{\rm CBO}$ x $R_{\rm BB}$ product. #### **COMMON VOLTAGE RATINGS** - $\mathrm{BV}_{\mathrm{CEX}}-\mathrm{Base}\text{-emitter}$ back biased. This is the absolute maximum surge voltage limit. - $BV_{\rm CES}$ Base-emitter shorted externally. A practical switching limit. This rating is always less than the $BV_{\rm CEX}$ rating and is always tested at a higher current. - $BV_{\rm CEO}$ Base lead externally open. Practical audio or regulator limit. Generally about 2/3 the value of $BV_{\rm CES}$ , but approaches $BV_{\rm CES}$ at high currents. - $BV_{CBO}$ Emitter lead externally open. This is the collector diode limit and is generally the same as $BV_{CEX}$ . - BV<sub>EBO</sub> Collector lead externally open. This is the emitter diode limit. #### COMMON CURRENT RATINGS Collector Current (Continuous) — The limit for maximum reliable operation (see Chapter 2). Collector Current (Peak) — This is the limit based on safe breakdown (see Chapter 2). #### 6. TEMPERATURE-POWER RATINGS Collector Junction Temperature — A true limit. Power dissipation and thermal resistance, each of which are related to temperature rise, are listed here for convenient reference (see Chapter 2). Temperature Derating Curve — This is a typical curve, applicable to all Motorola Industrial Power Transistors having a maximum power rating of 90 watts. With an infinite heat sink, case temperature equals the ambient temperature. In free air, with no heat sink, case temperature is only slightly lower than the maximum junction temperature of 100°C, and the allowable power dissipation is appreciably less. With a typical heat sink, allowable power dissipation will fall between these two curves. #### 7. ELECTRICAL CHARACTERISTICS $I_{\rm CBO}$ is tested for a maximum value at approximately two-thirds of $BV_{\rm CBO}$ and at 2 volts. These low-temperature tests are made at 25°C case temperature. A high-temperature rating is also necessary and is made at one-half of $BV_{\rm CES}$ and at 90°C. I<sub>EBO</sub> is an indication of back-bias current flow. $BV_{\rm CES}$ , $BV_{\rm CEX}$ , $BV_{\rm CEO}$ , and $BV_{\rm CBO}$ are ensured by testing to the characteristic test points given. Current Gain values fall within the two-to-one range given. This is the ratio of $I_{\rm C}/I_{\rm B}$ . Base-Emitter Drive Voltage is the voltage necessary to maintain saturation at the values given for $I_B$ and $I_C$ . Collector Saturation Voltage is a measure of the efficiency of a transistor when it is switched fully on and tested at a forced current gain of 10. Frequency Cutoff is usually specified for the common-emitter configuration and is rather low for most power devices. Feedback may be used to increase the circuit cutoff frequency. Switching Characteristics are associated with a specific circuit shown on the data sheet, or the ON base current, $I_{\rm B1}$ , and OFF base current, $I_{\rm B2}$ , are specified. Transconductance, I<sub>C</sub>/V<sub>BE</sub>, is an indication of the base voltage required to obtain a specified collector current when the transistor is out of saturation. #### 8. CHARACTERISTIC CURVES Typical curves which show relationships of current, voltage, gain and temperature, enabling the designer to select proper operating points for his application. ### 9-3-Abbreviations and Symbols The following are abbreviations generally used by industry. | Symbol | Meaning | Symbol | Meaning | |------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------|---------------------------------------------------------------------------| | <b>A</b> , , , , , , , , , , , , , , , , , , , | Ampere (ac rms or dc) | $\mathrm{BV}_{\mathrm{CES}}$ | Breakdown voltage,<br>collector-to-emitter junction<br>(base shorted) | | a | Ampere (peak) | $\mathrm{BV}_{\mathrm{CEX}}$ | Breakdown voltage, collector-to-<br>emitter (base-emitter-back<br>biased) | | В | Base electrode | C | Capacitance and collector electrode | | BV | Breakdown voltage Breakdown voltage | $C_{c}$ | Internal collector junction capacitance | | $\mathrm{BV}_{\mathrm{CBO}}$ | collector-to-base<br>(emitter open) | C (dep) | Depletion layer capacitance | | $BV_{CEO}$ | Breakdown voltage,<br>collector-to-emitter<br>(base open) | C (dif) | Diffusion capacitance | | $\mathrm{BV}_{\mathrm{CER}}$ | Breakdown voltage, collector-to-<br>emitter (specified base-to-emitter<br>resistance) | $C_{ib}$ | Input capacitance, common base | | Symbol | Meaning | Symbol | Meaning | |-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------| | <b>C</b> <sub>L</sub> | Load capacitance | h <sub>fb</sub> | Common base small-signal<br>short-circuit forward current<br>transfer-ratio | | $egin{aligned} C_{ m ob} \ & & \end{aligned}$ | Output capacitance, common base Output capacitance, | $h_{fe}$ | Common emitter small-signal<br>short-circuit forward current<br>transfer-ratio (base input) | | $\Delta m V_{ m Z}$ | Zener voltage regulation | $\mathbf{h_{FE}}$ | Common-emitter DC short-circuit forward current transfer-ratio current gain $\mathbf{I_C}/\mathbf{I_B}$ | | E | Emitter electrode | $\mathbf{H_{FE}}$ | Common emitter large-signal<br>short-circuit forward current<br>transfer-ratio | | f | Frequency | $h_{ib}$ | Common base small-signal<br>short-circuit input impedance<br>(emitter input) | | $f_{ab}$ | Common base small-signal<br>short-circuit forward current<br>transfer-ratio cutoff frequency<br>(emitter input) | $h_{ie}$ | Common emitter small-signal<br>short-circuit input impedance<br>(base input) | | $f_{ae}$ | Common emitter small-signal short-circuit forward current transfer-ratio cutoff frequency | $\mathbf{h_{ob}}$ | Common base small-signal open-circuit output admittance (emitter input) | | $\mathbf{f_{ref}}$ | Reference frequency | h <sub>oc</sub> | Common collector small-signal open-circuit output admittance (base input) | | $f_{osc}$ | Maximum frequency of oscillation | $h_{oe}$ | Common emitter small-signal<br>open-circuit output admittance<br>(base input) | | $\mathbf{f}_{\mathrm{pg}}$ | Power gain cutoff frequency | $\mathbf{h_{rb}}$ | Common base small-signal<br>open-circuit reverse-transfer<br>voltage ratio (emitter input) | | $f_{m{ au}}$ | Frequency at which common<br>emitter current gain is unity | $\mathbf{h_{re}}$ | Common collector small-signal open-circuit reverse-transfer voltage ratio (base input) | | $G_{b}$ | Power gain (common base) | $\mathbf{h_{re}}$ | Common emitter small-signal<br>open-circuit reverse-transfer<br>voltage ratio (base input) | | $G_c$ | Power gain (common collector) | I | Current | | $G_{e}$ | Power gain (common emitter) | $i(_{ m surge})$ | Surge current | | $g_M, g_{FE}$ | Static or D-C transconductance | $I_B$ | Average base current (dc) | | $g_{ m m}$ | Small-signal transconductance | $I_{b}$ | Instantaneous base current (ac rms) | | $G_{\mathrm{M}}, G_{\mathrm{FE}}$ | Large-signal transconductance | $i_b$ | Base current (peak) | | Symbol | Meaning | Symbol | Meaning | |----------------------|--------------------------------------------------------------------|------------------|-------------------------------------------------------------| | $I_C$ | Collector current (dc) | $i_{ m Rr}$ | Reverse recovery current<br>(specified instantaneous value) | | $I_e$ | Collector current (ac rms) | $\mathbf{I_{Z}}$ | Average Zener current | | $i_c$ | Collector current (peak) | $ m I_{ZK}$ | Zener knee current | | $I_{CBO}$ , $I_{CO}$ | Collector cutoff current (emitter open) | $I_{ZM}$ | Zener maximum current | | $I_{CEO}$ | Collector cutoff current (base open) | $ m I_{ZT}$ | Zener test current | | $I_{CER}$ | Collector cutoff current (specified resistor from base to emitter) | $\mathbf{i_Z}$ | Instantaneous zener current<br>(ac rms) | | $I_{\rm CERV}$ | Collector cutoff current (reverse voltage on base) | K | Kilohm | | $I_{CES}$ | Collector cutoff current (base shorted to emitter) | kc | Kilocycles per second | | $I_E$ | Average emitter current (dc) | $\mathbf{L_c}$ | Conversion loss | | $I_{e}$ | Instantaneous emitter current (ac rms) | m | Thousandth | | $i_e$ | Instantaneous emitter current<br>(peak) | mA | Milliampere (average) | | $I_{EBO}$ | Emitter cutoff current<br>(collector open) | ma | Milliampere (peak) | | $I_F$ | Forward current (dc) | mAac | Milliampere (ac rms) | | $i_{\mathbf{F}}$ | Forward current (peak) | mAdc | Milliampere (dc) | | $i_{Fr}$ | Forward recovery current (specified instantaneous value) | mc | Megacycles per second | | $I_o$ | Output current (dc) | μ | Micro (millionth) | | $I_R$ | Reverse current (dc) | μΑ | Microampere (average) | | $i_R$ | Reverse current (peak) | $\mu$ a | Microampere (peak) | | Symbol | Meaning | Symbo | ol Meaning | |----------------|----------------------------------------------------|-------------------------------------|----------------------------------------------| | $\mu { m f}$ | Microfarad | PIV | Peak inverse voltage | | $\mu$ h | Microhenry | Q | Transistor | | $\mu$ mho | Micromho | r' <sub>b</sub> , r <sub>BB</sub> ' | Internal base spreading resistance | | mW | Milliwatt (max, average, or rms) | R <sub>B</sub> | External base resistance | | mw | Milliwatt (peak) | $R_{\rm C}$ | External collector resistance | | NF | Noise figure | $R_{\rm E}$ | External emitter resistance | | nsec | Millimicrosecond (nano) | R(sat) | Saturation resistance | | Ω | Ôhms | $R_{ m L}$ | Resistance, load | | P | Power dissipation of all terminals (average total) | rms | Root mean square | | p | Power dissipation all terminals (peak) | Т | Temperature | | $P_{b}$ | Power dissipation of base (average) | t | Time | | $p_b$ | Power dissipation of base (peak) | $T_{\mathbf{A}}$ | Temperature, ambient | | $P_c$ | Power dissipation of collector (average) | $T_{\mathrm{C}}$ | Temperature, case | | $p_c$ | Power dissipation of collector (peak) | TCBV | Temperature coefficient of breakdown voltage | | $\mathbf{P_d}$ | Power dissipation of device | t <sub>d</sub> | Pulse delay time | | $\mathbf{P_e}$ | Power dissipation of emitter (average) | t <sub>f</sub> | Pulse fall time | | $\mathbf{p_e}$ | Power dissipation of emitter (peak) | $t_{fr}$ | Forward recovery time | | pf | Micro microfarad (pico) | $\mathrm{T_{J}}$ | Temperature, junction | | Symbol | Meaning | Symbol | Meaning | |----------------------------|------------------------------------------------|---------------------------|------------------------| | $\mathbf{t_{P}}$ | Pulse time | $V_{0}$ | Output voltage (dc) | | $t_{\mathbf{r}}$ | Pulse rise time | $\mathbf{v}_{\mathrm{o}}$ | Output voltage (ac) | | t <sub>s</sub> | Pulse storage time | $ m V_{PT}$ | Voltage, punch-through | | $ heta_{ ext{CA}}$ | Thermal resistance,<br>case to ambient | $V_R$ | Reverse voltage (dc) | | $ heta_{ exttt{JA}}$ | Thermal resistance,<br>junction to air | $V_{r}$ | Reverse voltage (peak) | | $ heta_{ m JC}$ | Thermal resistance,<br>junction to case | $V_{\rm z}$ | Zener voltage | | V | Volt (dc) | W | Watts (max, ave, rms) | | v | Volt (peak) | w | Watts (peak) | | Vac | Volt (ac rms) | $\mathbf{Z_z}$ | Zener impedance | | $V_{\mathrm{BB}}$ | Base voltage (dc) supply | $Z_{zk}$ | Zener impedance, knee | | $ m V_{BE}$ | Emitter voltage (dc)<br>(base to emitter) | $\mathbf{Z_{zt}}$ | Zener impedance, test | | $\mathbf{V}_{\mathbf{CC}}$ | Collector voltage (dc) supply | ρ | Resistivity | | $V_{\rm CE}(_{ m sat})$ | Collector to emitter saturation voltage | η | Efficiency | | $V_{\rm EC}$ | Emitter voltage (dc)<br>(emitter to collector) | д | Partial derivative | | $V_{ m EE}$ | Emitter voltage (dc) supply | φ | Flux | | $V_{ m fI}$ | Floating potential | τ | Time constant | | $V_{\mathbf{F}}$ | Forward voltage drop | e | Natural logarithm | # 9-4—Specifications and the second sec (Case Drawings and Derating Curves on Pages 200 to 205) ### 2N375, 2N618, 2N1359, 2N1360, 2N1362, 2N1363, 2N1364, 2N1365 (See Case No. 1- Derating Curve No. 1) Motorola types 2N1359-60, 2N375, 2N618, and 2N1362-65 are germanium PNP high voltage power transistors designed to use in high quality industrial and military equipment. All units are specified to include close parameter control for switching and amplifier applications throughout the audio frequency range. The hermetically sealed, industry standard TO-3 package, originally developed by Motorola, is designed to meet or exceed the mechanical and environmental requirements of military specification MIL-S-19500. #### ABSOLUTE MAXIMUM RATINGS | Characteristic | Symbol | 2N1359<br>2N1360 | 2N375<br>2N618 | 2N1362<br>2N1363 | 2N1364<br>2N1365 | Unit | |----------------------------------------------------------|-------------------|------------------|----------------|------------------|------------------|------| | Collector to Base Voltage | BV <sub>CBO</sub> | 50 | 80 | 100 | 120 | Vdc | | Collector to Emitter Voltage | $BV_{CES}$ | 40 | 60 | 75 | 100 | Vdc | | Collector Current (continuous) | $I_{c}$ | 3 | 3 | 3 | 3 | amp | | Collector Current (Peak) | $I_c$ | 10 | 10 | 10 | 10 | amp | | Collector Dissipation, 25°C Mounting<br>Base Temperature | $P_{c}$ | 90 | 90 | 90 | 90 | watt | | Collector Junction Temperature | Тл | 100 | 100 | 100 | 100 | °C | #### **ELECTRICAL CHARACTERISTICS, GENERAL** (at 25°C Mounting Base Temperature) | Characteristic | Symbol | Min | Max | Unit | |----------------------------------------------------------------------------------------------------------|------------------|-------------------|----------------------|---------| | Collector-Base Cutoff Current | Ісво | A 1 15 1 | 4-14-4 | | | $V_{CB} = 40V$ (2N1359, 2N1360) | -020 | · · · · · · · · · | 3.0 | mA | | $V_{CB} = 60V$ (2N375, 2N618) | | | 3.0 | mA | | $V_{CB} = 75V$ (2N1362, 2N1363) | | | 3.0 | mA | | $V_{CB} = 100V$ (2N1364, 2N1365) | | | 3.0 | mA | | Collector-Base Cutoff Current<br>at T <sub>B</sub> = +90°C, V <sub>CB</sub> = ½ BV <sub>CES</sub> Rating | $I_{\rm CBO}$ | <u> </u> | 20 | ≈ Si mA | | Emitter-Base Cutoff Current $V_{\scriptscriptstyle m EB}=12V$ | I <sub>EBO</sub> | | 0.5 | mA | | Collector-Emitter Breakdown Voltage $I_{\rm G} = 500 \text{ ma}, V_{\rm EB} = 0$ | $BV_{\rm CES}$ | | | | | 2N1359, 2N1360 | | 40 | | Vdc | | 2N375, 2N618 | | 60 | | Vdc | | 2N1362, 2N1363 | | 75 | | Vdc | | 2N1364, 2N1365 | | 100 | · <del>- /</del> · · | Vdc | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------|-----------------|------------------|-----|---------------------------------------|----------| | Thermal Resistance Junction to Case | $ heta_{ m JC}$ | | 0.6 | 0.8 | °C/W | | Thermal Time Constant | $ au_{ m JC}$ | , <del>,</del> , | 50 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | millisec | ELECTRICAL CHARACTERISTICS, COMMON EMITTER (at 25°C Mounting Base Temperature) | Characteristic | Symbol | 2N1359, 2N375,<br>2N1362, 2N1364 | | | 2N1360, 2N618,<br>2N1363, 2N1365 | | | Unit | |--------------------------------------------------------------------------------------------------|-------------------------|----------------------------------|----------|-----|----------------------------------|----------|-----|------| | | | Min | Тур | Max | Min | Тур | Max | | | Current Gain | $h_{ ext{FE}}$ | 35<br>15 | 55<br>22 | 90 | 60<br>20 | 90<br>35 | 140 | | | Transconductance $V_{\scriptscriptstyle \mathrm{CE}}=4V, I_{\scriptscriptstyle \mathrm{C}}=1.0A$ | $\mathbf{g}_{ ext{FE}}$ | 0.8 | 1.25 | | 1.0 | 1.6 | | mhos | | Frequency Cutoff $V_{ ext{CE}} = 4 ext{V}, ext{I}_{ ext{C}} = 1.0 ext{A}$ | $f_{ae}$ | 7 | 10 | | 5 | 8.5 | | kc | | Collector Saturation Voltage $I_{\rm C}=2.0$ A, $I_{\rm B}=200$ mA | $V_{CE}(sat)$ | | 0.4 | 1.0 | | 0.3 | 0.8 | Vdc | | Base-Emitter Drive Voltage $I_C = 2.0A$ , $I_B = 200$ mA | $V_{BE}$ | _ | 0.7 | _ | | 0.6 | _ | Vdc | #### SWITCHING CHARACTERISTICS, TYPICAL | Saturated | Pulsed Drive<br>Base Current | | Re | sec | | |------------------------------------------------|------------------------------|--------|---------|------------------|------------------| | Collector ———————————————————————————————————— | On | Off | $T_{R}$ | $T_{\mathrm{s}}$ | $T_{\mathbf{F}}$ | | | 300 ma | | 10 | | | | 3A | | 100 ma | | 5 | 20 | #### **2N627**, **2N628**, **2N629**, **2N630** (See Case No. 2, 3 - Derating Curve No. 1) Motorola types 2N627 through 2N630 are germanium PNP alloy-junction power transistors with collector common to case. They are designed for high-current switching and audio applications. High current gain at 10 amperes, conservative maximum collector to base voltage ratings, low saturation resistance, thermal resistance below 0.8°C/W and built-in voltage transient protection allows efficient and reliable use in switching applications. Ring emitter internal design and hermetically sealed standard TO-3 package with solder terminals\* meets or exceeds the mechanical and environmental requirements of military specification MIL-S-19500. #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | <b>2N627</b><br>(MN-61A) | <b>2N628</b><br>(MN-62A) | <b>2N629</b><br>(MN-63A) | <b>2N630</b><br>(MN-64A) | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------------|--------------------------|--------------------------|--------------------------|------| | Collector to Base Voltage | $BV_{CBO}$ | 40 | 60 | 80 | 100 | Vdc | | Collector to Emitter Voltage | $BV_{CES}$ | 30 | 45 | 60 | 75 | Vdc | | Emitter to Base Voltage | $BV_{EBO}$ | 20 | 30 | 40 | 50 | Vdc | | Collector Current (based on maximum at which characteristics are specified. Permanent damage will not result if this rating and no other is exceeded.) | $\mathbf{I_c}$ | 10 | 10 | 10 | 10 | amp | | Maximum Junction Temperature —<br>Continuous | $T_{i}$ | 100 | 100 | 100 | 100 | °C | | Collector Dissipation for<br>Mounting Base<br>Temperature of 25°C<br>(See Power-Temperature Derating Curve) | Pc | 90 | 90 | 90 | 90 | watt | <sup>\*</sup>Units are also available without solder terminals as types MN-61A through MN-64A. These units have .052" dameter X .360" long pins. ### THERMAL CHARACTERISTICS | Characteristic | Symbol | Тур | Max | Unit | |-------------------------------------|------------------|-----|-----|------| | Thermal Resistance Junction to Case | $\theta_{ m JC}$ | 0.6 | 0.8 | °C/W | # ELECTRICAL CHARACTERISTICS, GENERAL at mounting base-temperature $25^{\circ}\text{C} \pm 3^{\circ}\text{C}$ except where noted | Symbol | Min | Тур | Max | Unit | |---------------------------------------|----------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | $I_{\scriptscriptstyle \mathrm{CBO}}$ | | 4 | 20 | mAdc | | Ісво | | 100 | 200 | μAdc | | Ісво | | | | | | | _ | 10 | 20 | mAdc | | $I_{CBO}$ | | | | | | | | 10 | 20 | mAdc | | $I_{EBO}$ | _ | 0.4 | 1.0 | mAdc | | $V_{CE}(s_{AT})$ | _ | 0.4 | 1.0 | Vdc | | $V_{\rm EB}$ | | 0.7 | | Vdc | | BV <sub>CES</sub> | | | | | | | 30 | | | | | | 45 | | | volts | | | 60<br>75 | | | VOILS | | | $I_{CBO}$ $I_{CBO}$ $I_{CBO}$ $I_{EBO}$ $V_{CE(SAT)}$ $V_{EB}$ | I <sub>CBO</sub> | I <sub>CBO</sub> — 4 I <sub>CBO</sub> — 100 I <sub>CBO</sub> — 10 I <sub>CBO</sub> — 10 I <sub>CBO</sub> — 10 I <sub>CBO</sub> — 10 V <sub>CE</sub> (SAT) — 0.4 V <sub>EB</sub> — 0.7 BV <sub>CES</sub> 30 — 45 — 60 — 60 | I <sub>CBO</sub> — 4 20 I <sub>CBO</sub> — 100 200 I <sub>CBO</sub> — 10 20 I <sub>CBO</sub> — 10 20 I <sub>CBO</sub> — — — — — — — — — — — — — — — — — — — | # **ELECTRICAL CHARACTERISTICS, COMMON EMITTER** | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------|--------------------------------------|-----|-----|-----------|------| | DC Forward Current Gain | $h_{\scriptscriptstyle \mathrm{FE}}$ | | | | | | $V_{CE} = 2V, I_{C} = 1.0A$<br>$V_{CE} = 2V, I_{C} = 10.0A$ | | 10 | | 175<br>30 | | | DC Forward Transconductance | | | | - 30 | | | $V_{CE} = 2V, I_C = 10.0A$ | <b>g</b> fe | 6 | 12 | 18 | mho | | Current Gain Frequency Cutoff, | _ | | | | | | Small Signal $V_{CE} = 2V, I_C = 2A$ | $f_{ae}$ | 5 | 8 | | kc | | Power Gain | G <sub>e</sub> | | | | | | Power Output = 2 watts, $f = 1kc$ | | | | | | | $R_{\rm L} = 26\Omega, V_{\rm CE} = 12V, R_{\rm S} = 10\Omega, I_{\rm C} = 0.5A$ | | | 38 | | db | | Small Signal Current Gain | $h_{fe}$ | | | | | | $f = 1kc, V_{CE} = 12V, I_{C} = 0.5A$ | | - | 60 | | | | Small Signal Input Impedance | $\mathbf{h}_{i\mathbf{e}}$ | | | | | | $f = 1kc, V_{CE} = 12V, I_{C} = 0.5A$ | | | 15 | | ohm | # 2N1162, 2N1163, 2N1164, 2N1165, 2N1166, 2N1167 (See Case No. 2, 3 - Derating Curve No. 1) Motorola types 2N1162 through 2N1167 are germanium PNP, alloy-junction power transistors with collector common to case. They are designed for high current switching and audio applications. High current gain at 25 amperes, conservative maximum voltage ratings and low saturation resistance allows efficient and reliable use in switching applications. Rugged internal design and hermetically sealed standard TO-3 package with or without solder terminals\* meets or exceeds the mechanical and environmental requirements of military specification MIL-T-19500A. \*The 2N1162, 2N1164, and 2N1166 are supplied with .052" pins. The 2N1163, 2N1165 and 2N1167 have solder lugs attached. #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | 2N1162<br>2N1163 | 2N1164<br>2N1165 | 2N1167<br>2N1166 | Unit | |-------------------------------------------------------------|------------------------------|------------------|------------------|------------------|-------| | Collector to Base Voltage | $BV_{CBO}$ | 50 | 80 | 100 | volts | | *Collector to Emitter Voltage | $\mathrm{BV}_{\mathrm{CES}}$ | 35 | 60 | 75 | volts | | Collector DC Current | $I_c$ | 25 | 25 | 25 | amps | | Junction Temperature — Continuous (2) | $T_{\rm J}$ | 90 | 90 | 90 | °C | | Junction Temperature — Intermittent (2) | $T_{J}$ | 100 | 100 | 100 | °C | | Collector Dissipation, Mounting Base<br>Temperature of 30°C | $\mathbf{P_c}$ | 50 | 50 | 50 | watts | <sup>\*</sup>BV<sub>CES</sub> test swept to 1.0 ampere to assure reliable operation. #### SWITCHING CHARACTERISTICS, TYPICAL | Saturated | Pulsed Drive<br>Base Current | | Res | ponse Times | n $\mu$ sec | |----------------------|------------------------------|-----------------------|-------|---------------|-------------| | Collector<br>Current | Collector | Td + Tr | $T_s$ | $T_{ m F}$ | | | 5 amps | 330 ma | | 11 | N. 44 | | | · | | 100 ma | | 5 | 17 | | 10 amps | 660 ma | | 15 | | | | | | 200 ma | | . 4 | 20 | | 25 amps | 1700 ma | 1111, 1 1 1 2 2 7 1 1 | 19 | Bar I i i i i | | | | 7° | 500 ma | | 3 | 18 | #### THERMAL CHARACTERISTICS, MAXIMUM | Characteristic | Symbol | Max | 3.4 | Unit | |----------------------------------------------|-----------------|-----|-----|---------| | Thermal Resistance Junction to Mounting Case | $ heta_{ m JC}$ | 1.2 | | °C/Watt | #### ELECTRICAL CHARACTERISTICS, COMMON EMITTER | Characteristic | Symbol | Min | Тур | Max Unit | |-----------------------------------|---------------------------------------|-----|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DC Forward Current Gain | $h_{ ext{FE}}$ | | 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 | | | $V_{CE} = 2V, I_C = 5A$ | | 15 | 65 | 125 — | | $V_{CE} = 1V, I_C = 25A$ | · · · · · · · · · · · · · · · · · · · | 15 | 25 | 65 — | | Current Gain Frequency Cutoff, | | | | | | Small Signal | $\mathbf{f}_{ae}$ | | 100 | The state of s | | $V_{CE} \equiv 2V, I_C \equiv 2A$ | | | 4 | — KC | #### **ELECTRICAL CHARACTERISTICS, GENERAL\*** | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------|---------------|--------------|------|------|---------| | Collector Cutoff Current | Ісво | | | | | | $V_{CB} = BV_{CBO} (max), I_E = 0$ | -020 | · - | 3 | 15 | ma | | $V_{\scriptscriptstyle \mathrm{CB}} = 2 \mathrm{V}, \mathrm{I}_{\scriptscriptstyle \mathrm{E}} = 0$ | | _ | 125 | 225 | $\mu$ a | | $V_{CB} = 15V, I_{E} = 0,$<br>$T_{A} = 90^{\circ}C$ (2N1162, 2N1163)<br>$V_{CB} = 30V, I_{E} = 0,$ | | _ | 10 | 20 | ma | | $T_A = 90^{\circ}C$ (2N1164 thru 2N1167) | | _ | 10 | 20 | ma | | Emitter Cutoff Current | $I_{EBO}$ | | 4. | 1 17 | | | $V_{\scriptscriptstyle \mathrm{EB}}=12\mathrm{V}, \mathrm{I}_{\scriptscriptstyle \mathrm{C}}=0$ | -100 | · · <u>-</u> | 0.5 | 1.2 | ma | | Collector to Emitter Saturation Voltage | $V_{CE}(sat)$ | | 49.1 | | | | $I_{\rm C} = 25$ A, $I_{\rm B} = 1.6$ A | 0.00(1.012) | <del></del> | 0.3 | 1.0 | volts | | Base to Emitter Drive Voltage,<br>(at Saturation) | $V_{\rm EB}$ | | | | | | $I_{\rm C} = 25 {\rm A}, I_{\rm B} = 1.6 {\rm A}$ | | | 0.7 | | volts | <sup>\*</sup>At base temperature of 25°C ± 3°C except where noted. # 2N1529 thru 2N1538 (See Case No. 1 - Derating Curve No. 1) Motorola types 2N1529 through 2N1538 are germanium PNP alloy power transistors designed for use in high-quality industrial and military applications. Close parameter control provides reliable design in switching and amplifier applications from DC through the audio frequency range. High voltage and current ratings allow operation as a switch at power levels up to 500 watts. The hermetically sealed, industry standard TO-3 package, originally developed by Motorola, is designed to meet the mechanical and environmental requirements of military specification MIL-T-19500. #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | 2N1529<br>2N1534 | 2N1530<br>2N1535 | 2N1531<br>2N1536 | 2N1532<br>2N1537 | 2N1533<br>2N1538 | Unit | |-------------------------------------------------|-------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------| | Collector to Emitter<br>Voltage | $BV_{CEX}$ | 40 | 60 | 80 | 100 | 120 | Vdc | | Collector to Emitter<br>Voltage | $\mathrm{BV}_{\mathrm{ces}}$ | 30 | 45 | 60 | 75 , | 90 | Vdc | | Collector to Emitter<br>Voltage | $\mathrm{BV}_{\mathrm{ceo}}$ | 20 | 30 | 40 | 50 | 60 | Vdc | | Collector to Base<br>Voltage | $BV_{CBO}$ | 40 | 60 | 80 | 100 | 120 | Vdc | | Emitter to Base<br>Voltage | $\mathrm{BV}_{\mathrm{\scriptscriptstyle EBO}}$ | 20 | 30 | 40 | 50 | 60 | Vdc | | Collector Current<br>(Continuous) | $\mathbf{I_{c}}$ | 5 | 5 | 5 | 5 | 5 | amp | | Collector Current<br>(Peak) | i c | 10 | 10 | 10 | 10 | 10 | amp | | Collector Junction<br>Temperature | Т | 100 | 100 | 100 | 100 | 100 | °C | | Collector Dissipation<br>(25°C Mtg. Base Temp.) | $P_{\rm c}$ | 90 | 90 | 90 | 90 | 90 | watt | ### THERMAL CHARACTERISTICS | Characteristic | Symbol | Typical | Maximum | Unit | |--------------------|--------------------|---------|---------|------| | Thermal Resistance | $ heta_{ ext{JC}}$ | 0.6 | 0.8 | °C/W | # ELECTRICAL CHARACTERISTICS, GENERAL (At 25°C Mounting Base Temperature) | Parameter | | Symbol | Min | Тур | Max | Unit | |---------------------------------------------|----------------|---------------------|-------------|-----|------------|---------| | Collector-Base Cutoff C | urrent | Ісво | | | *** | | | $V_{CB} = -25V$ | 2N1529, 2N1534 | TCB0 | | - | 2.0 | mA | | $V_{CB} = -40V$ | 2N1530, 2N1535 | | | _ | 2.0 | mΑ | | $V_{CB} = -55V$ | 2N1531, 2N1536 | | | | 2.0 | mΑ | | $V_{CB} = -65V$ | 2N1532, 2N1537 | | | | 2.0 | mA | | $V_{\text{CB}} = -80\text{V}$ | 2N1533, 2N1538 | | | | 2.0 | mA | | Collector-Base Cutoff ( | | $I_{CBO}$ | | | | | | $V_{CB} = -2V$ (all | | | | | 200 | μΑ | | Collector-Base Cutoff ( | Current | $I_{\rm CBO}$ | | | | | | at $T_B = +90$ °C | | | | | 00 | | | $V_{CB} = \frac{1}{2} BV_{CES}$ | | | | | 20 | mA | | Emitter-Base Cutoff Cu | | $I_{EBO}$ | | | 0.5 | mA | | $V_{EB} = 12V$ (all Collector-Emitter Break | | BVces | <del></del> | - | 0.3 | 11117 | | $I_{\rm C} = 500 {\rm mA, V_F}$ | | BVCES | | | | | | | 2N1529, 2N1534 | | 30 | | | volts | | | 2N1530, 2N1535 | | 45 | | | volts | | | 2N1531, 2N1536 | | 60 | | . <u> </u> | volts | | | 2N1532, 2N1537 | | 75 | | _ | volts | | | 2N1533, 2N1538 | | 90 | | | volts | | Collector-Emitter Leak | age Current | Icex | | | | | | $V_{BE} = 1.0V$ | | | | | | | | $V_{CE} = 40$ | 2N1529, 2N1534 | | | | 20 | mA | | $V_{CE} = 60$ | 2N1530, 2N1535 | | | _ | 20 | mA | | $V_{CE} = 80$ | 2N1531, 2N1536 | | · — | - | 20 | mA | | $V_{CE} = 100$ | 2N1532, 2N1537 | | | | 20 | mA . | | $V_{CE} = 120$ | 2N1533, 2N1538 | | _ | | 20 | mA | | Collector-Emitter Break | | $BV_{0E0}$ | | | | | | $I_{\rm C} \equiv 500$ mA, $I_{\rm B}$ | | | | | | | | | 2N1529, 2N1534 | | 20 | | | volts | | l | 2N1530, 2N1535 | | 30 | | | volts | | 1 | 2N1531, 2N1536 | | 40 | | | volts | | | 2N1532, 2N1537 | | 50 | | | volts . | | | 2N1533, 2N1538 | | 60 | | | volts | | Collector-Base Breakdo | own Voltage | $\mathbf{BV_{cso}}$ | | | | | | $I_c = 20 \text{mA}$ | ON1500 ON1504 | | 40 | | | · ualta | | 1 | 2N1529, 2N1534 | | 40 | | | volts | | ĺ | 2N1530, 2N1535 | | 60 | | | volts | | | 2N1531, 2N1536 | | 80 | | | volts | | 1 | 2N1532, 2N1537 | | 100 | | | volts | | | 2N1533, 2N1538 | | 120 | | | volts | # ELECTRICAL CHARACTERISTICS, COMMON EMITTER (At 25°C Mounting Base Temperature) | Characteristics | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------|------------|-------------|----------------| | Current Gain | h <sub>FE</sub> | | | | | | $V_{\text{CE}} = -2V, I_{\text{C}} = 3A$ $2N1529 - 2N1533$ $2N1534 - 2N1538$ | | 20<br>35 | <u>-</u> | 40<br>70 | | | Base-Emitter Drive Voltage | $V_{\scriptscriptstyle \mathrm{BE}}$ | | | | | | $\begin{array}{c} I_{\rm C} = 3 A, I_{\rm B} = 300 mA \\ 2 N 1529 2 N 1533 \\ 2 N 1534 2 N 1538 \end{array}$ | | _ | _ | 1.7<br>1.5 | volts<br>volts | | Collector Saturation Voltage $I_C = 3A, I_B = 300mA$ | $V_{\rm CE}(_{ m SAT})$ | - 41 | | | 1 | | 2N1529 — 2N1533<br>2N1534 — 2N1538 | | | 0.6<br>0.4 | 1.5<br>1.2 | volts<br>volts | | Frequency Cutoff | $f_{ae}$ | | | | | | $V_{\text{CE}} = -2V, I_{\text{C}} = 3A$ $2\text{N}1529 - 2\text{N}1533$ $2\text{N}1534 - 2\text{N}1538$ | | _ ' | 10<br>8.5 | | kc<br>kc | | Switching Characteristics | * * * * * * * * * * * * * * * * * * * * | | | | | | $I_{\rm c}=3A$ $Delay+Rise\ Time$ $2N1529-2N1533$ $2N1534-2N1538$ | $t_d + t_r$ | | 10<br>8 | _ | μsec<br>μsec | | Storage Time<br>2N1529 — 2N1533<br>2N1534 — 2N1538 | $\mathbf{t_s}$ | _ | 2<br>3 | _ | μsec<br>μsec | | Fall Time<br>2N1529 — 2N1533<br>2N1534 — 2N1538 | $\mathbf{t_f}$ | _ | 5<br>5 | <del></del> | μsec<br>μsec | | Transconductance | g <sub>FE</sub> | | | | | | $V_{CE} = -2V, I_C = 3A$ $2N1529 - 2N1533$ $2N1534 - 2N1538$ | | 1.2<br>1.5 | 2.0<br>2.5 | | mhos<br>mhos | ### SWITCHING TIME MEASURING UNIT | | 2N1529-33 | 2N1534-38 | |--------------------------|-----------|-----------| | I <sub>C</sub> (Amps) | 3 | 3 | | V<br>(Volts) | 3 | 3 | | I <sub>on</sub><br>(ma) | 300 | 200 % | | R<br>ohms | 65 | 100 | | $t_d + t_r$ $(\mu sec)$ | 10 | 8 | | t <sub>s</sub><br>(μsec) | 2 | 3 | | t <sub>f</sub><br>(μsec) | 5 | 5 | #### 2N1539 thru 2N1548 (See Case No. 3 - See Derating Curve No. 1) Motorola types 2N1539 thru 2N1548 are germanium PNP alloy power transistors designed for use in high-quality industrial and military applications. Close parameter control provides reliable design in switching and amplifier applications from DC through the audio frequency range. High transconductance and low saturation resistance make these types extremely useful for efficient converter applications, and high voltage and current ratings allow operation as a switch at power levels up to 500 Watts. The hermetically sealed, industry standard TO-3 package, originally developed by Motorola, is designed to meet the mechanical and environmental requirements of military specification MIL-S-19500. #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | 2N1539<br>2N1544 | 2N1540<br>2N1545 | 2N1541<br>2N1546 | 2N1542<br>2N1547 | 2N1543<br>2N1548 | Unit | |-------------------------------------------------|-------------------|------------------|------------------|------------------|------------------|------------------|------| | Collector to Emitter<br>Voltage | BV <sub>CEX</sub> | 40 | 60 | 80 | 100 | 120 | Vdc | | Collector to Emitter<br>Voltage | BV <sub>CES</sub> | 30 | 45 | 60 | 75 | 90 | Vdc | | Collector to Emitter<br>Voltage | BV <sub>CEO</sub> | 20 | 30 | 40 | 50 | 60 | Vdc | | Collector to Base<br>Voltage | ВV <sub>сво</sub> | 40 | 60 | 80 | 100 | 120 | Vdc | | Emitter to Base<br>Voltage | BV <sub>EBO</sub> | 20 | 30 | 40 | 50 | 60 | Vdc | | Collector Current<br>(Continuous) | $I_{\mathbf{c}}$ | 5 | 5 | 5 | 5 | 5 | amp | | Collector Current<br>(Peak) | I <sub>c</sub> | 10 | 10 | 10 | 10 | 10 | amp | | Collector Junction<br>Temperature | $T_{i}$ | 100 | 100 | 100 | 100 | 100 | ۰c | | Collector Dissipation<br>(25°C Mtg. Base Temp.) | $P_{\mathbf{c}}$ | 90 | 90 | 90 | 90 | 90 | watt | #### THERMAL CHARACTERISTICS | Characteristic | | Symbol | Typical | Maximum | Unit | | |--------------------|-------------------|------------------|---------|---------|------|--| | Thermal Resistance | South the Service | $\theta_{ m JC}$ | 0.6 | 0.8 | °C/W | | #### ELECTRICAL CHARACTERISTICS, GENERAL (At 25°C Mounting Base Temperature) | Parameter | - | Symbol | Min | Тур | Max | Unit | |-------------------------|----------------|--------|-----|-------|-----|-------| | Collector-Base Cutoff ( | Current | Ісво | | | | 1.4.5 | | $V_{CR} = -25V$ | 2N1539, 2N1544 | -020 | | | 2.0 | mA | | $V_{CR} = -40V$ | 2N1540, 2N1545 | | | | 2.0 | mA | | $V_{CB} = -55V$ | 2N1541, 2N1546 | | | ***** | 2.0 | mA | | $V_{CB} = -65V$ | 2N1542, 2N1547 | | | | 2.0 | mA | | $V_{CB} = -80V$ | 2N1543, 2N1548 | | | | 2.0 | mΑ | # ELECTRICAL CHARACTERISTICS, GENERAL (continued) | Parameter | 14.7 Mar | Symbol | Min | Тур | Max | Unit | |---------------------------------------------|---------------------------------------|-----------------------------|----------|--------------|-------------|----------| | Collector-Base Cutoff ( | Current | $I_{\rm CBO}$ | | | \$. | | | $V_{CB} = -2V$ (al) | types) | | _ | - | 200 | $\mu$ A | | Collector-Base Cutoff | | $I_{CBO}$ | | | | | | at $T_B = +90$ °C | | | | | | 4 | | $V_{CB} = \frac{1}{2} BV_{CES}$ | | | | | 20 | mA | | Emitter-Base Cutoff Cu | | $I_{EBO}$ | | | | | | $V_{EB} = 12V$ (all | | | | | 0.5 | mA | | Collector-Emitter Brea | | $\mathbf{BV_{CES}}$ | | | | | | $I_c = 500 \text{mA}, V_1$ | | | | | | | | | 2N1539, 2N1544 | | 30 | | <del></del> | volts | | | 2N1540, 2N1545 | | 45 | | <del></del> | volts | | | 2N1541, 2N1546 | | 60 | | | volts | | | 2N1542, 2N1547<br>2N1543, 2N1548 | | 75<br>90 | | | volts | | L | · · · · · · · · · · · · · · · · · · · | | 90 | | | volts | | Collector-Emitter Leak | age Current | $\mathbf{I}_{\mathbf{CEX}}$ | | | | | | $V_{BE} = 1.0V$ | ON1500 ON1544 | | | | | | | $V_{CE} = 40$ | 2N1539, 2N1544 | | | | 20 | mA | | $V_{CE} = 60$ | 2N1540, 2N1545<br>2N1541, 2N1546 | | | | 20<br>20 | mA<br>mA | | $V_{\text{CE}} = 80$ $V_{\text{CE}} = 100$ | 2N1542, 2N1547 | | _ | | 20 | mA | | $V_{\text{CE}} = 100$ $V_{\text{CE}} = 120$ | 2N1543, 2N1548 | | | _ | 20 | mA | | Collector-Emitter Brea | | BVCEO | | | | | | $I_{\rm C} = 500 \mathrm{mA}, I_{\rm B}$ | • | D A GEO | | | | | | 16 = 300m/A, 18 | 2N1539, 2N1544 | | 20 | | | volts | | | 2N1540, 2N1545 | | 30 | | | volts | | 1 | 2N1541, 2N1546 | | 40 | | · | volts | | | 2N1542, 2N1547 | | 50 | · <u>-</u> , | | volts | | · · | 2N1543, 2N1548 | | 60 | | · — | volts | | Collector-Base Breakd | own Voltage | $BV_{CBO}$ | | | | | | $I_c = 20 \text{mA}$ | -<br>- | | | | | | | | 2N1539, 2N1544 | | 40 | - | · , | volts | | | 2N1540, 2N1545 | | 60 | | | volts | | | 2N1541, 2N1546 | | 80 | | | volts | | | 2N1542, 2N1547 | | 100 | | - | volts | | | 2N1543, 2N1548 | | 120 | | | volts | ### SWITCHING TIME MEASURING UNIT | | 2N1539-43 | 2N1544-48 | |------------------------------------------|-----------|-----------| | I <sub>C</sub> (Amps) | 3 | 3 | | V<br>(Volts) | 3 | 3 | | I <sub>on</sub> (ma) | 120 | 80 | | R<br>(ohms) | 165 | 250 | | $t_{\rm d} + t_{\rm r}$ $(\mu { m sec})$ | 5 | 5 | | t <sub>s</sub><br>(μsec) | 3 | 3 | | t <sub>f</sub><br>(μsec) | 5 | 8 | ELECTRICAL CHARACTERISTICS, COMMON EMITTER (At 25°C Mounting Base Temperature) | Characteristics | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------|----------------------------|------------|---------------|------------|----------------| | Current Gain | $\mathbf{h}_{\mathtt{FE}}$ | | | | | | $V_{CE} = -2V, I_C = 3A$ $2N1539 - 2N1543$ $2N1544 - 2N1548$ | | 50<br>75 | - | 100<br>150 | _ | | | * 7 | /3 | | 130 | | | Base-Emitter Drive Voltage $I_C = 3A$ , $I_B = 300mA$ | $\mathbf{V}_{\mathtt{BE}}$ | | | | | | 2N1539 — 2N1543<br>2N1544 — 2N1548 | | _ | <del>-</del> | 0.7<br>0.5 | volts<br>volts | | Collector Saturation Voltage | V <sub>CE</sub> (SAT) | | | | | | $\begin{array}{c} I_{\rm C} = 3 A, I_{\rm B} = 300 mA \\ 2N1539 - 2N1543 \\ 2N1544 - 2N1548 \end{array}$ | | _ | 0.2<br>0.1 | 0.6<br>0.3 | volts<br>volts | | Frequency Cutoff | $f_{ae}$ | 1 | | | | | $V_{CE} = -2V, I_{C} = 3A$ $2N1539 - 2N1543$ $2N1544 - 2N1548$ | | _ | 4 | · <u>-</u> | kc<br>kc | | Switching Characteristics | | | | | | | $I_c = 3A$ | | | | | | | Delay + Rise Time<br>2N1539 — 2N1543<br>2N1544 — 2N1548 | $t_d + t_r$ | | 5<br>5 | <u>=</u> | μsec<br>μsec | | Storage Time | $t_{\mathrm{s}}$ | | 3 | | μου | | 2N1539 — 2N1543 | · s | | 3 | _ | μsec | | 2N1544 — 2N1548 | | _ | 3 | | $\mu$ sec | | Fall Time<br>2N1539 — 2N1543<br>2N1544 — 2N1548 | t <sub>f</sub> | · <u>-</u> | 5<br>8 | _ | μsec<br>μsec | | Transconductance | g <sub>FE</sub> | | | | | | $V_{CE} = -2V$ , $I_C = 3A$ | 8.2 | | 4 2 2 3 4 4 4 | | | | 2N1539 — 2N1543<br>2N1544 — 2N1548 | | 3.0<br>5.0 | 6.0<br>7.5 | | mhos<br>mhos | #### 2N1549 thru 2N1552 (See Case No. 2, 3 - See Derating Curve No. 1) Motorola types 2N1549 thru 2N1552 are germanium PNP alloy-junction power transistors with collector common to case. They are designed for high-current switching and audio applications. Conservative maximum voltage and current rating allow reliable operation at power levels up to 1200 watts. Extremely fast switching speed allows their usage in converters at extended frequencies. Rugged internal design and hermetically sealed standard TO-3 package is designed to meet the mechanical and environmental requirements of military specification MIL-S-19500. For units with solder lugs attached, specify devices MP1549 through MP1552. ### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | 2N1549 | 2N1550 | 2N1551 | 2N1552 | Unit | |-------------------------------------------------|-------------------|--------|--------|--------|--------|------| | Collector to Emitter<br>Voltage | $BV_{CEX}$ | 40 | 60 | 80 | 100 | Vdc | | Collector to Emitter<br>Voltage | BV <sub>CES</sub> | 30 | 45 | 60 | 75 | Vdc | | Collector to Emitter<br>Voltage | BV <sub>CEO</sub> | 20 | 30 | 40 | 50 | Vdc | | Collector to Base<br>Voltage | $BV_{CBO}$ | 40 | 60 | 80 | 100 | Vdc | | Emitter to Base<br>Voltage | $BV_{EBO}$ | 20 | 30 | 40 | 50 | Vdc | | Collector Current<br>(Continuous) | $I_c$ | 15 | 15 | 15 | 15 | amp | | Collector Current<br>(Peak) | ie | 20 | 20 | 20 | 20 | amp | | Collector Junction<br>Temperature | Ti | 100 | 100 | 100 | 100 | °C | | Collector Dissipation<br>(25°C Mtg. Base Temp.) | Pc | 90 | 90 | 90 | 90 | watt | ### THERMAL CHARACTERISTICS | Characteristic | Symbol | Typical | Maximum | Unit | |--------------------|-----------------|---------|---------|------| | Thermal Resistance | $ heta_{ m JC}$ | 0.6 | 0.8 | °C/W | # ELECTRICAL CHARACTERISTICS, COMMON EMITTER (At 25°C Mounting Base Temperature) | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------|----------------------------|-----|---------|-----|-----------------------------------------------| | Current Gain | $\mathbf{h_{FE}}$ | | | | | | $V_{CE} = 2V, I_C = 10A$ | | | | | | | (all types) | | 10 | - 1 AT | 30 | | | Base-Emitter Drive Voltage | $\mathbf{V}_{ ext{BE}}$ | | 1 art a | | | | $I_{\rm C} = 10A, I_{\rm B} = 1.0A$ | | | | | | | (all types) | | | | 1.3 | volts | | Collector Saturation Voltage | $V_{CE(SAT)}$ | | | | | | $I_{\rm C} = 10A, I_{\rm B} = 1.0A$ | | | | | 1 2 3 5 2 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 | | (all types) | | | 0.5 | 1.0 | volts | | Transconductance | $\mathbf{g}_{\mathbf{FE}}$ | | | | | | $V_{CE} \equiv 2V, I_C \equiv 10A$ | | | | | | | (all types) | | 6 | 12 | 18 | mhos | | Switching Characteristics | | | | | | | $I_c = 10A$ | | | | | | | Delay $+$ Rise Time (all types) | $t_d + t_r$ | | 5 | | $\mu$ sec | | Storage Time (all types) | $t_s$ | | 2 | _ | $\mu$ sec | | Fall Time (all types) | tr | | 10 | , | μsec | | Frequency Cutoff | $f_{ae}$ | | | | 7. | | $V_{CE} = 2V, I_C = 5A$ | | | | | | | (all types) | | | 10 | | kc | # **ELECTRICAL CHARACTERISTICS, GENERAL** (At 25°C Mounting Base Temperature) | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------|------------------------------|-----|---------|-----|-------| | Collector-Base Cutoff Current | Ісво | | | | | | $V_{CB} = 25V \qquad 2N1549$ | | | | 3.0 | mA | | $V_{CB} = 40V$ 2N1550 | | | | 3.0 | mA | | $V_{CB} = 55V \qquad 2N1551$ | | | | 3.0 | mA | | $V_{CB} = 65V \qquad 2N1552$ | | | | 3.0 | mA | | Collector-Base Cutoff Current | Ісво | 1 | | | | | $V_{CB} = 2V$ (all types) | | | | 200 | μΑ | | Collector-Base Cutoff Current | $I_{CBO}$ | | | | | | at $T_B = +90^{\circ}C$ | | | | 00 | | | at $V_{CB} = \frac{1}{2} BV_{CES}$ rating | | | | 20 | mA | | Emitter-Base Cutoff Current | $I_{EBO}$ | | | 0.5 | ·. | | $V_{EB} = 12V \text{ (all types)}$ | | | | 0.5 | mA | | Collector-Emitter Breakdown Voltage | $\mathbf{BV}_{\mathbf{CES}}$ | | | | | | $I_{\rm C} = 300$ mA, $V_{\rm EB} = 0$ | | 30 | | | volts | | 2N1549 | | 45 | | | volts | | 2N1550 | | 60 | | | volts | | 2N1551<br>2N1552 | | 75 | | | volts | | | т | | | | VOILS | | Collector-Emitter Leakage Current | $I_{CEX}$ | | | | | | $V_{BE} = 1.0V$ $V_{CE} = 40$ 2N1549 | | | ******* | 20 | mA | | V CE — TO | | | | 20 | mA | | $egin{array}{c} V_{\text{CE}} = 60 & 2 \text{N} 1550 \\ V_{\text{CE}} = 80 & 2 \text{N} 1551 \end{array}$ | | | | 20 | mA | | $V_{\text{CE}} = 30$ $V_{\text{CE}} = 100$ $2\text{N}1552$ | | - | | 20 | mA | | Collector-Emitter Breakdown Voltage | BV <sub>CEO</sub> | | | | | | $I_{\rm C} = 300 \text{mA}, I_{\rm B} = 0$ | D V CEO | | | | | | 2N1549 | | 20 | | | volts | | 2N1550 | | 30 | | | volts | | 2N1551 | | 40 | | | volts | | 2N1552 | | 50 | | | volts | | Collector-Base Breakdown Voltage | ВУсво | | | 71 | | | $I_{c} = 20 \text{mA}$ | | | | | | | 2N1549 | | 40 | | | volts | | 2N1550 | | 60 | | | volts | | 2N1551 | | 80 | | - | volts | | 2N1552 | | 100 | <u></u> | | volts | # SWITCHING TIME MEASURING UNIT | _ | 2N1549-52 | |------------------------------------------|-----------| | I <sub>C</sub> (Amps) | 10 | | V<br>(Volts) | 10 | | $I_{ON}$ (Amps) | 2 | | R<br>(ohms) | 10 | | $t_{\rm d} + t_{\rm r} \ (\mu { m sec})$ | 5 | | $t_{\rm s}$ ( $\mu { m sec}$ ) | 2 | | t <sub>f</sub><br>(μsec) | 10 | # 2N1553 thru 2N1560 (See Case No. 2,3 - Derating Curve No. 1) Motorola types 2N1553 thru 2N1560 are germanium PNP industrial alloy power transistors with collector common to case. They are characterized by high efficiency and power gain in converter and switching circuits. Conservative maximum voltage and current ratings allow reliable operation as a switch at power levels up to 1200 watts. Rugged internal design and hermetically sealed standard TO-3 package is designed to meet the mechanical and environmental requirements of military specification MIL-S-19500. For units with solder lugs attached, specify devices MP1553 through MP1560. #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | 2N1553<br>2N1557 | 2N1554<br>2N1558 | | | Unit | |-------------------------------------------------|------------------------------|------------------|------------------|-----|-----|------| | Collector to Emitter<br>Voltage | $\mathrm{BV}_{\mathrm{CEX}}$ | 40 | 60 | 80 | 100 | Vdc | | Collector to Emitter<br>Voltage | $\mathbf{BV_{CES}}$ | 30 | 45 | 60 | 75 | Vdc | | Collector to Emitter<br>Voltage | $\mathrm{BV}_{\mathrm{ceo}}$ | 20 | 30 | 40 | 50 | Vdc | | Collector to Base<br>Voltage | $BV_{CBO}$ | 40 | 60 | 80 | 100 | Vdc | | Emitter to Base<br>Voltage | $\mathbf{BV}_{\mathbf{EBO}}$ | 20 | 30 | 40 | 50 | Vdc | | Collector Current<br>(Continuous) | $\mathbf{I_c}$ | 15 | 15 | 15 | 15 | amp | | Collector Current<br>(Peak) | $\mathbf{I_c}$ | 20 | 20 | 20 | 20 | amp | | Collector Junction<br>Temperature | | 100 | 100 | 100 | 100 | °C | | Collector Dissipation<br>(25°C Mtg. Base Temp.) | ) P <sub>c</sub> | 90 | 90 | 90 | 90 | watt | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Typical | Maximum | Unit | |--------------------|-----------------|---------|---------|------| | Thermal Resistance | $ heta_{ m JC}$ | 0.6 | 0.8 | °C/W | #### ELECTRICAL CHARACTERISTICS, GENERAL (At 25°C Mounting Base Temperature) | Parameter | | Symbol | Min | Тур | Max | Unit | |-----------------------------|----------------|--------|------------------------------------------------|----------------|------|-------| | Collector-Base Cutoff | Current | Ісво | | | 19.0 | | | $V_{CB} = -25V$ | 2N1553, 2N1557 | | 3 <u>2 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3</u> | | 3.0 | mA | | $V_{CB} = -40V$ | 2N1554, 2N1558 | | | | 3.0 | mA | | $V_{CB} = -55V$ | 2N1555, 2N1559 | | | | 3.0 | mA. | | $V_{CB} = -65V$ | 2N1556, 2N1560 | | | | 3.0 | mA | | Collector-Base Cutoff | | Ісво | | | 200 | .,,Δ | | $V_{CB} = -2V \text{ (al)}$ | (types) | | | are experience | 200 | $\mu$ | # ELECTRICAL CHARACTERISTICS, GENERAL (continued) | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|---------------------|-----|-----|-----|-------| | Collector-Base Cutoff Current | $I_{CBO}$ | | | | | | at $T_B = +90^{\circ}C$ | | | | 00 | . 1 | | at $V_{CB} = \frac{1}{2} BV_{CES}$ rating | | ·— | | 20 | mA | | Emitter-Base Cutoff Current | $I_{EBO}$ | | | | | | $V_{EB} = 12V \text{ (all types)}$ | | | | 0.5 | mA | | Collector-Emitter Breakdown Voltage | $\mathbf{BV_{CES}}$ | | | | | | $I_C = 300 \text{mA}, V_{EB} = 0$ | | | | | 1 | | 2N1553, 2N1557 | | 30 | | | volts | | 2N1554, 2N1558 | | 45 | | | volts | | 2N1555, 2N1559 | | 60 | | | volts | | 2N1556, 2N1560 | | 75 | | - | volts | | Collector-Emitter Leakage Current | ICEX | | | ur. | | | $V_{BE} = 1.0V$ | | | | 00 | | | $V_{CE} = 40$ 2N1553, 2N1557 | | | | 20 | mA | | $V_{CE} = 60$ 2N1554, 2N1558 | | | | 20 | mA | | $V_{CE} = 80$ 2N1555, 2N1559 | | | | 20 | mA. | | $V_{CE} = 100$ 2N1556, 2N1560 | | | | 20 | mA | | Collector-Emitter Breakdown Voltage | $\mathbf{BV_{CEO}}$ | | | | | | $I_{\rm C} = 300 {\rm mA}, I_{\rm B} = 0$ | | | | | | | 2N1553, 2N1557 | | 20 | | _ | volts | | 2N1554, 2N1558 | | 30 | | | volts | | 2N1555, 2N1559 | | 40 | _ | | volts | | 2N1556, 2N1560 | | 50 | | _ | volts | | Collector-Base Breakdown Voltage | BV <sub>CBO</sub> | | | | | | $I_{c} = 20 \text{mA}$ | | | | | | | 2N1553, 2N1557 | | 40 | | - | volts | | 2N1554, 2N1558 | | 60 | | | volts | | 2N1555, 2N1559 | | 80 | | | volts | | 2N1556, 2N1560 | | 100 | | | volts | # **ELECTRICAL CHARACTERISTICS, COMMON EMITTER** (At 25°C Mounting Base Temperature) | Characteristics | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------|--------------------------------------|----------|-------------|-----------|-----------| | Current Gain | $h_{FE}$ | | | | | | $V_{CE} = -2V, I_C = 10A$ | | 20 | | 00 | | | 2N1553, 2N1554, 2N1555, 2N1556<br>2N1557, 2N1558, 2N1559, 2N1560 | | 30<br>50 | | 60<br>100 | _ | | Base-Emitter Drive Voltage | $V_{\scriptscriptstyle \mathrm{BE}}$ | | | | | | $I_C = 10A$ , $I_B = 1.0A$ | ▼ BE | | | | | | 2N1553, 2N1554, 2N1555, 2N1556 | | | | 1.0 | volts | | 2N1557, 2N1558, 2N1559, 2N1560 | | | <del></del> | 0.7 | volts | | Collector Saturation Voltage | $V_{CE}(s_{AT})$ | | | | | | $I_C = 10A, I_B = 1.0A$ $2N1553, 2N1554, 2N1555, 2N1556$ | | | 0.4 | 0.7 | volts | | 2N1555, 2N1554, 2N1555, 2N1556<br>2N1557, 2N1558, 2N1559, 2N1560 | | | 0.25 | 0.5 | volts | | Transconductance | gfe | | | | | | $V_{CE} = -2V, I_{C} = 10A$ | <i>8.1</i> | | | | | | 2N1553, 2N1554, 2N1555, 2N1556 | | 8 | 16 | 30 | mhos | | 2N1557, 2N1558, 2N1559, 2N1560 | | 12 | 20 | 40 | mhos | | Switching Characteristics | | | | | | | $I_c = 10A$ | | | | | | | Delay $+$ Rise Time (all types) | $t_d + t_r$ | | 10 | _ | $\mu$ sec | | Storage Time (all types) | $\mathbf{t_s}$ | | . 5 | | $\mu$ sec | | Fall Time (all types) | t <sub>f</sub> | - | 25 | | μsec | | Frequency Cutoff | $f_{ae}$ | | | | | | $V_{CE} = -2V$ , $I_C = 5A$ | | | | | | | 2N1553, 2N1554, 2N1555, 2N1556 | | | 6 | | kc | | 2N1557, 2N1558, 2N1559, 2N1560 | | | 5 | | kc | # **SWITCHING TIME MEASURING UNIT** | | 2N1553-56 | 2N1557-60 | |--------------------------|-----------|-----------| | I <sub>c</sub> (Amps) | 10 | 10 | | V<br>(Volts) | 10 | 10 | | I <sub>on</sub><br>(ma) | 666 | 400 | | R<br>(ohms) | 30 | 50 | | $t_d + t_r$ $(\mu sec)$ | 10 | 10 | | t <sub>s</sub><br>(μsec) | 5 | 5 | | t <sub>t</sub><br>(μsec) | 25 | 25 | ### MILITARY TYPES # 2N297A MIL-T-19500A/36 (Signal Corps) (See Case No. 1 - Derating Curve No. 2) The Motorola type 2N297A is a germanium PNP alloy-junction power transistor designed for general purpose industrial and military applications where extremely high reliability is mandatory. They are specified in such a manner as to assure control of the most important characteristics for both linear and switching applications. #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | Min | Unit | |-----------------------------------------------------------------|---------------------------------|-----------------|------| | Collector to Base Voltage | ВУсво | 80 | Vdc | | Emitter to Base Voltage | $BV_{EBO}$ | 40 | Vdc | | Operating Temperature Range* | · · · · · · · · · · · · · · · · | —65° to<br>+95° | °C | | Collector Dissipation for Mounting Base<br>Temperature of 75°C* | $\mathbf{P_{c}}$ | 30 | watt | <sup>\*</sup>Motorola Transistor Ratings — $T_J = 100$ °C, $P_C = 90$ watts with case at 25 °C. #### **ELECTRICAL CHARACTERISTICS** | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------|-------------------|-----|------------|------| | DC Current Gain $V_{\scriptscriptstyle \mathrm{CE}}=2V, I_{\scriptscriptstyle \mathrm{C}}=.5~A$ | $\mathbf{h_{FE}}$ | 40 | 100 | | | DC Current Gain $V_{ m CE}=2V, I_{ m C}=2.0~A$ | $\mathbf{h_{FE}}$ | 20 | <u>—</u> : | | | Current Gain Frequency Cutoff<br>Small Signal | $f_{ae}$ | | | | | $V_{CE} = 14 \text{Vdc}, I_C = .5 \text{ amp}$ | | 5 | | kc | ### GROUP A INSPECTION - TABLE I (at 25°C ±3°C mounting base temperature unless otherwise specified) | Examination or Test | Conditions | AQL<br>%<br>Defective | Inspection<br>Level | Symbol | Lin<br>Max | nits<br>Min | Unit | |-------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------|---------------------|--------------------------------------|------------|--------------|---------| | Subgroup 1<br>Visual and<br>Mechanical<br>Examination | | 1.0 | II | | | | | | Subgroup 2 Emitter Cutoff Current | $V_{EB} = 40 \text{ Vdc}$ $I_{C} = 0$ | | | $I_{\mathrm{EBO}}$ | | 3.0 | mAdc | | Collector Cutoff<br>Current | $V_{CB} = 2 \text{ Vdc}$ $I_E = 0$ | - | | $I_{CBO}$ | | 200 | μAdc | | Collector Cutoff<br>Current | $V_{CB} = 60 \text{ Vdc}$ $I_E = 0$ | : | - | $I_{CBO}$ | | 3.0 | mAdc | | Base Current | $V_{CE} = 2 \text{ Vdc}$ $I_C = 0.5 \text{ Adc}$ | | | $I_{B}$ | 5.0 | 12.5 | mAdc | | Base Current | $V_{CE} = 2 \text{ Vdc}$ $I_C = 2 \text{ Adc}$ | | | $I_B$ | | 100 | mAdc | | Base Voltage | $V_{CE} = 2 \text{ Vdc}$ $I_C = 2 \text{ Adc}$ | 1.0 | 11 | $V_{\scriptscriptstyle \mathrm{EB}}$ | | 1.5 | Vdc | | Floating Potential | V <sub>CB</sub> = 60 Vdc<br>Voltmeter Input<br>R = 10 meg. min. | | | $V_{f1}$ | 0.0 | 180 | mVdc | | Collector Voltage<br>(Saturation) | $I_C = 2 \text{ Adc}$ $I_B = 200 \text{ mAdc}$ | | ** | VCE(SAT) | 0.0 | 1.0 | Vdc | | Collector Voltage | $\begin{array}{c} I_{\rm C} = 300 \text{ mAdc} \\ I_{\rm B} = 0 \end{array}$ | | | $BV_{CEO}$ | 40.0 | - | Vdc | | Collector Voltage | $V_{\text{EB}} = 300 \text{ mAdc}$ $V_{\text{EB}} = 0$ | | | BV <sub>CES</sub> | 50.0 | 777 | Vdc | | Subgroup 3<br>Small-Signal Short-<br>Circuit Forward-<br>Transfer | $V_{CE} = 14.0 \text{ Vdc}$ $I_C = 0.5 \text{ Adc}$ | | | $\mathbf{f}_{a\mathbf{e}}$ | 5 | . <u></u> 9. | kc | | Current-Ratio<br>Cutoff Frequency | | 4.0 | 11 | 7. 1 | | `* . | | | High-Temperature<br>Operation | $TB = +71^{\circ}C$ (min) | | | | | | <u></u> | | Collector Cutoff<br>Current | $egin{array}{ll} V_{CB} = & 30 \mathrm{Vdc} \ I_{E} = & 0 \end{array}$ | | | $I_{\rm CBO}$ | _ | 6.0 | mAdc | # 2N1011 MIL-T-19500A/67 (Signal Corps) (See Case No. 1~ Derating Curve No. 2) The Motorola type 2N1011 is a germanium PNP alloy-junction power transistor designed for general purpose industrial and military applications where extremely high reliability is mandatory. They are specified in such a manner as to assure control of the most important characteristics for both linear and switching applications. ### ABSOLUTE MAXIMUM RATINGS | Characteristic | Symbol | Min | Unit | |---------------------------|------------------------------|-----|------| | Collector to Base Voltage | $\mathrm{BV}_{\mathrm{CBO}}$ | 80 | Vdc | | Emitter to Base Voltage | $BV_{EBO}$ | 40 | Vdc | | Emitter Current | $I_{\mathbf{E}}$ | 5.0 | amp | ### ABSOLUTE MAXIMUM RATINGS (continued) | Characteristic | Symbol | Min | Unit | |-----------------------------------------------------------------|---------|------------------|------| | Operating Temperature Range* | | —65° to<br>+ 95° | °C | | Collector Dissipation for Mounting Base<br>Temperature of 75°C* | $P_{c}$ | 30 | watt | <sup>\*</sup>Motorola Transistor Ratings — $T_J = 100$ °C, $P_C = 90$ watts with case at 25°C. # **ELECTRICAL CHARACTERISTICS** | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------------------------------|----------------|-----|-----|--------------| | DC Current Gain $V_{ ext{CE}}=2 ext{V}, I_{ ext{C}}=1.0 ext{ A}$ | $h_{ ext{FE}}$ | | 150 | | | DC Current Gain $V_{\text{CE}} = 2V, I_{\text{C}} = 3.0 \text{ A}$ | $h_{ m FE}$ | 30 | 75 | E-LOCATION . | | Current Gain Frequency Cutoff<br>Small Signal | $f_{ae}$ | | | | | $V_{CE} = 2Vdc, I_C = 3 amp$ | | . 5 | | kc | # GROUP A INSPECTION - TABLE I | F | Conditions | AQL<br>%<br>Defective | Inspection<br>Level | Symbol | Min | Limits | Лах | Unit | |-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|---------------------------|--------|--------|-----|-----------| | Examination or Test | | DETECTIVE | LC4C! | Syllinoi | IVIIII | | пах | UIII | | Subgroup 1 Visual and Mechanical | | | | | | | | | | Examination | - | 1.0 | 11 | | | | | _ | | Subgroup 2 | A STATE OF THE STA | | | | | | | | | Emitter Cutoff Current | $V_{EB} = 40 \text{ Vdc}$ $I_C = 0$ | | | $I_{\mathrm{EBO}}$ | | 3 | 3.0 | mAdc | | Collector Cutoff Current | $V_{CB} = 0$ $I_{E} = 0$ $V_{CB} = 0$ | | | $I_{\rm CBO}$ | _ | 2 | 00 | $\mu$ Adc | | Collector Cutoff Current | $V_{CB} = 80 \text{ Vdc}$ $I_E = 0$ | | | $I_{\rm CBO}$ | _ | 1 | 5.0 | mAdc | | Base Current | $V_{CE} = 2 \text{ Vdc}$ $I_C = 1 \text{ Adc}$ | | | $\mathbf{I}_{\mathrm{B}}$ | 6.7 | - | _ | mAdc | | Base Current | $V_{CE} = 2 \text{ Vdc}$ | | | $I_{\rm B}$ | 40 | 1 | 00 | mAdc | | Base Voltage | $V_{CE} = 2 \text{ Adc}$ | 1.0 | П | $V_{\rm EB}$ | | 2 | 2.0 | Vdc | | Floating Potential | $I_C = 3 \text{ Adc}$ $V_{CB} = 80 \text{ Vdc}$ $Voltmeter Input$ $Resistance =$ | 1.0 | " | $V_{f1}$ | _ | 1 | .0 | Vdc | | Collector Voltage<br>(Saturation) | $10 \text{ meg. min.}$ $I_{c} = 3 \text{ Adc}$ $I_{B} = 200 \text{ mAdc}$ | | | $V_{CE}(sat)$ | 0.0 | 1 | 1.5 | Vdc | | Collector Voltage | $I_C = 300 \text{ mAdc}$<br>$I_B = 0$ | | | $BV_{\rm CEO}$ | 40 | - | | Vdc | | Collector Voltage | $I_{\rm C} \equiv 0$ $I_{\rm C} \equiv 300$ mAdc $V_{\rm EB} \equiv 0$ | | | $BV_{\rm CES}$ | 80 | - | - | Vdc | | Subgroup 3 Small-Signal Short- Circuit Forward-Transfer Current-Ratio | $V_{CE} = 2 \text{ Vdc}$ $I_C = 3 \text{ Adc}$ | | | $f_{ae}$ | 5 | - | _ | kc | | Cutoff Frequency<br>High-Temperature<br>Operation | TB = +90°C | 4.0 | H | | | | | | | Collector Cutoff Current | $V_{CB} = \begin{array}{c} \text{(min)} \\ 30 \text{ Vdc} \\ I_E = 0 \end{array}$ | | | Ісво | | 2 | 20 | mAdc | ### 2N1120 MIL-T-19500A/68 (Signal Corps) (See Case No. 2 — Derating Curve No. 2) The Motorola type 2N1120 is a germanium PNP, alloy-junction power transistor designed for general purpose industrial and military applications where extremely high reliability is mandatory. They are specified in such a manner as to assure control of the most important characteristics for both linear and switching applications. #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | Min | Unit | |-----------------------------------------------------------------|----------------|-----------------|------| | Collector to Base Voltage | $BV_{CBO}$ | 80 | Vdc | | Emitter to Base Voltage | $BV_{EBO}$ | 40 | Vdc | | Emitter Current | $\mathbf{I_E}$ | 15 | amp | | Operating Temperature Range* | | —65° to<br>+95° | °C | | Collector Dissipation for Mounting Base<br>Temperature of 25°C* | $P_{c}$ | 45 | watt | <sup>\*</sup>Motorola Transistor Ratings — $T_1 = 100$ °C, $P_C = 90$ watts with case at 25°C. #### **ELECTRICAL CHARACTERISTICS** | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------------|-------------------|-----|-----|------| | DC Current Gain $V_{\rm CE}=2V, I_{\rm C}=5.0 Adc$ | $\mathbf{h_{FE}}$ | | 100 | .— | | DC Current Gain $V_{\text{CE}} = 2V, I_{\text{C}} \Rightarrow 10.0 \text{Adc}$ | $h_{ m FE}$ | 10 | 50 | _ | | Current Gain Frequency Cutoff<br>Small Signal | $f_{ae}$ | | | | | $V_{CE} = 2Vdc$ , $I_C = 5$ amps | | 5 | _ | kc | #### **GROUP A INSPECTION - TABLE I** (at 25°C ±3°C mounting base temperature unless otherwise specified) | Examination or Test | Conditions | AQL<br>%<br>Defective | Inspection<br>Level | Symbol | Li<br>Min | mits<br>Max | Unit | |----------------------------------------------|--------------------------------------------------------------------------|-----------------------|---------------------|---------------------------------------|-----------|-------------|------| | Subgroup 1 Visual and Mechanical Examination | | 1.0 | 11 | · · · · · · · · · · · · · · · · · · · | | _ | | | Subgroup 2 Emitter Cutoff Current | $V_{\text{EB}} = 40 \text{Vdc}$ $I_{\text{C}} = 0$ | | | $I_{EBO}$ | | 5.0 | mAdc | | Collector Cutoff<br>Current | $ \begin{array}{ccc} V_{CB} = & 2 \text{ Vdc} \\ I_E = & 0 \end{array} $ | | | $I_{ m CBO}$ | | 300 | μAdc | | Collector Cutoff<br>Current | $ V_{CB} = 80 \text{ Vdc} $ $ I_E = 0 $ | | | $I_{\rm CBO}$ | | 15.0 | mAdc | | Base Current | $V_{CE} = 2 \text{ Vdc}$ $I_C = 5 \text{ Adc}$ | | | $I_{\mathrm{B}}$ | 50 | <u>-</u> | mAdc | | Base Current | $V_{CE} = 2 \text{ Vdc}$ $I_C = 10 \text{ Adc}$ | | | $I_{\mathrm{B}}$ | 200 | 1,000 | mAdc | | Base Voltage | $V_{CE} = 2 \text{ Vdc} $ $I_C = 10 \text{ Adc}$ | 1.0 | 11 | $V_{\scriptscriptstyle \mathrm{EB}}$ | | 2.0 | Vdc | ### **GROUP A INSPECTION — TABLE 1** (continued) | Floating Potential | $V_{CB} =$ | 80 Vdc | | | $V_{f1}$ | | 1.0 | Vdc | |----------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------|-----|---|---------------------------------------|-----|--------------|------| | | | eter Input<br>meg. min. | | | | | | 1 | | Collector Voltage<br>(Saturation) | $_{ m I_B}^{ m I_C} =$ | 10 Adc<br>1 Adc | | | $ m V_{CE}(_{SAT}$ | ) — | 1.0 | Vdc | | Base Voltage<br>(saturation) | | 1 Adc<br>10 Adc | | | $V_{\scriptscriptstyle \mathrm{BE}}$ | - | 1.5 | Vdc | | Collector Voltage | | 300 mAdc | | | $\mathrm{BV}_{\mathrm{CEO}}$ | 40 | | Vdc | | Collector Voltage | $\begin{matrix} I_{\scriptscriptstyle C} = \\ V_{\scriptscriptstyle EB} = \end{matrix}$ | 300 mAdc<br>0 | | | $\mathrm{BV}_{\mathrm{CES}}$ | 70 | | Vdc | | Subgroup 3 Small-Signal Short- Circuit Forward- Transfer | $V_{\scriptscriptstyle ext{CE}} = I_{\scriptscriptstyle ext{C}}$ | | | | $f_{ae}$ | 3 | <del>-</del> | kc | | Current-Ratio<br>Cutoff Frequency | | | 4.0 | П | | | | | | High-Temperature<br>Operation | TB = | + 90°C<br>(min) | | | | | | | | Collector Cutoff<br>Current | $V_{\scriptscriptstyle \mathrm{CB}} = I_{\scriptscriptstyle \mathrm{E}} =$ | 30 Vdc<br>0 | | | $I_{\scriptscriptstyle \mathrm{CBO}}$ | | 20 | mAdc | ### **AUTOMOTIVE POWER TRANSISTORS** ### **2N176, 2N669** (See Case No. 4 – Derating Curve No. 3) Motorola types 2N176 and 2N669 are germanium PNP, alloy-junction transistors designed for high power gain and low distortion in audio-frequency applications and graded for closely controlled power gain ranges. ### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | Rating | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|-------| | Collector to Base Voltage | ВVсво | 40 | volts | | Collector Current (based on maximum at which characteristics are specified. Permanent damage will not result if this rating and no other is exceeded) | ${ m I_{c}}$ | 3 | amps | | *Collector Dissipation At 80° Mounting Base Temperature Derate 1.0 watt/°C rise | $P_{\rm C}$ | 10 | watts | | Collector Junction Temperature | Ti | 90 | °C | <sup>\*</sup>See power-temperature derating curve ### **ELECTRICAL CHARACTERISTICS — GENERAL** at mounting base temperature 25°C ± 3°C except where noted | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----|-----|------|---------| | Collector Cutoff Current | $I_{\rm CBO}$ | | | 3.0 | ma | | $egin{array}{l} V_{\scriptscriptstyle \mathrm{CB}} = 30\mathrm{V} \ V_{\scriptscriptstyle \mathrm{CB}} = 2\mathrm{V} \end{array}$ | | _ | 50 | _ | $\mu$ a | | $V_{CB} = 30V, T = 90^{\circ}C$ | • | | | 20.0 | ma | | Emitter Cutoff Current $V_{\scriptscriptstyle{\mathrm{EB}}} = 10V$ | $I_{EBO}$ | | | 2.0 | ma | | Collector Breakdown Voltage | $\mathbf{BV}_{\mathbf{CES}}$ | | | | | | $I_c = 330$ ma | | 30 | | | volts | # THERMAL CHARACTERISTICS - TYPICAL | Characteristic | Symbol | Тур | Unit | |-------------------------------------|-----------------|-----|------| | Thermal Resistance Junction to Case | $ heta_{ m JC}$ | 0.7 | °C/W | ### **ELECTRICAL CHARACTERISTICS — COMMON EMITTER** at mounting base temperature $25^{\circ}C \pm 3^{\circ}C$ except where noted | | | | 2N176 | | | 2N669 | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----|-------|-----|-----|-------|-----|---------------| | Characteristic | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | $\begin{array}{c} \text{Power Gain, } (\pm \ 0.5\text{db}) \\ P_0 = 2 \ \text{watts,} \\ V_{\text{CE}} = 12\text{V, } I_{\text{C}} = 0.5\text{A,} \\ f = 1 \ \text{kc, } R_{\text{S}} = 10 \ \text{ohms,} \\ R_{\text{L}} = 26.6 \ \text{ohms} \end{array}$ | $G_{ m e}$ | 34 | 35 | 37 | 38 | 40 | | db | | Total Harmonic Distortion<br>under same conditions as<br>power gain | | | | 5 | - | | 5 | % | | DC Forward Current Gain $V_{\scriptscriptstyle \mathrm{CE}}=2\mathrm{V}, I_{\scriptscriptstyle \mathrm{C}}=0.5\mathrm{A}$ | $h_{ ext{FE}}$ | 25 | _ | 90 | · | 100 | 250 | | | Current Gain Frequency Cutoff $V_{\text{CE}}=12V, I_{\text{C}}=0.5A, f=1\ \text{kc}\ (\text{ref})$ | $\mathbf{f}_{a\mathbf{e}}$ | 4 | 7 | | 3 | 5 | | kc | | $\begin{array}{c} \text{Small Signal Forward Current Gain} \\ f = 1 \text{ kc, V}_{\text{CE}} = 2\text{V}, \\ I_{\text{C}} = 0.5\text{A} \end{array}$ | hfe | | 45 | | _ | 90 | | | | Small Signal Input Impedance $f=1~kc, V_{\rm CE}=2V, I_{\rm C}=0.5A$ | hie | 8 | 16 | 25 | | 20 | 50 | oh <b>ms</b> | | Collector Saturation Voltage $I_{\rm C}=3{ m A}, I_{ m B}=300~{ m ma}$ | $V_{\rm CE}(_{ m SAT})$ | | 0.4 | | | 0.4 | | volt <b>s</b> | ### 2N350A, 2N351A, 2N376A (See Case No. 4 - Derating Curve No. 3) Motorola types 2N350A, 2N351A and 2N376A are germanium PNP, alloy-junction transistors designed and specified for general purpose industrial applications. Units are controlled for high power gain and low distortion at output levels up to 4 watts Class A and 15 watts Class B. Power switching characteristics are controlled up to 3, 4 and 5 amps respectively. Packaged in Motorola's industry standard power transistor case, these units are easy to mount and capable of withstanding very high shock and vibration levels. #### ABSOLUTE MAXIMUM RATINGS | Characteristic | Symbol | Rating | Unit | |-----------------------------------------------------------------------------|------------------------------|--------|-------| | Collector to Base Voltage | $\mathrm{BV}_{\mathrm{CBO}}$ | 50 | volts | | Collector to Emitter Voltage | $BV_{\rm CES}$ | 40 | volts | | Collector Dissipation<br>at 70° Mounting Base Temperature<br>Derate 1.2°C/W | Pc | 25 | watts | | Collector Junction Temperature | Ti | 100 | °C | #### **ELECTRICAL CHARACTERISTICS** at mounting base temperature $25^{\circ}\text{C} \pm 3^{\circ}\text{C}$ except where noted | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|-------------------|-----|----------| | $\begin{array}{c} \text{Collector Cutoff Current} \\ V_{\scriptscriptstyle{\mathrm{CB}}} = 30V \\ V_{\scriptscriptstyle{\mathrm{CB}}} = 2V \end{array}$ | Ісво | _ | <del></del><br>50 | 3.0 | ma<br>μa | | $V_{CB} = 30V, T = 100^{\circ}C$ | • | | | 30 | ma | | Emitter Cutoff Current $ m V_{\scriptscriptstyle EB}=10V$ | Ієво | | | 2.0 | ma | | Collector Breakdown Voltage $I_{\rm C}=1A$ (This test should be made under dynamic conditions only) | BV <sub>CES</sub> | 40 | _ | | volts | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------|-----------------|-----|-----|-----|------| | Thermal Resistance Junction to Case | $ heta_{ m JC}$ | | .7 | 1.2 | °C/W | ELECTRICAL CHARACTERISTICS — COMMON EMITTER at mounting base temperature 25°C ± 3°C | | | | 2N350A | | | 2N351A | | | 2N376A | | | |---------------------------------------------------------------------------------------------------------------|----------------------------|----|--------|------|-----|--------|------|----|--------|------|-------| | Characteristic | Symbol | E | Typ | Max | Min | Тур | Мах | E. | Typ | Max | Unit | | Power Gain, ( $\pm$ 0.5db) $P_0 = 4$ watts $V_{CE} = 12V$ , $I_C = 0.7A$ , $f = 1$ kc | ථ | | | | | | | | | | | | $R_S = 10 \text{ onms}, R_L = 15 \text{ ohms}$ | | 30 | 1 | 33 | 32 | 1 | 35 | 34 | 1 | 37 | 용 | | I otal Harmonic Distortion<br>under same conditions as power gain | | | | 7% | 1 | 1 | %/ | J | | 1% | ı | | DC Forward Current Gain $ m V_{CE} = 2V, I_{C} = 0.7A$ | hre | 20 | - | 09 | 25 | 1 | 06 | 35 | 1 | 120 | | | Current Gain Frequency Cutoff $V_{\rm CE}=12{ m V,I_C}=0.7{ m A},f=1{ m kc}~(_{\scriptscriptstyle { m REF}})$ | $f_{ae}$ | 5 | 1 | 1 | 22 | | | 5 | | 1 | ç | | Small Signal Forward Current Gain $f=1kc, V_{\rm CE}=2V, I_{\rm C}=0.7A$ | $\mathbf{h}_{te}$ | - | 30 | 1 | | 45 | 1 | | 09 | | 1 | | Small Signal Input Impedance $f=1kc, V_{\rm CE}=2V, I_{\rm C}=0.7A$ | $\mathbf{h}_{\mathrm{ie}}$ | 5 | | 17 | 9 | | 20 | | | 25 | ohms | | Collector Saturation Voltage $I_{\rm C}=3{\rm A,I_B}=300{\rm ma}$ | VCE(SAT) | | ∞. | 1.75 | | 1 | | | | | volts | | Base to Emitter Voltage $I_{\rm C}=3A,I_{\rm B}=300~{ m ma}$ | $V_{\rm EB}$ | 1 | 1.0 | 2.00 | | | 1 | | | | volts | | Collector Saturation Voltage $I_{\rm C}=4A,I_{\rm B}=400$ ma | Vce(sat) | 1 | | 1 | | œί | 1.75 | | 1 | 1 | volts | | Base to Emitter Voltage $I_C = 4A$ , $I_B = 400$ ma | $V_{EB}$ | 1 | 1 | 1 | | 1.0 | 2.00 | | | | volts | | Collector Saturation Voltage $I_{\rm C}=5A,I_{\rm B}=500{ m ma}$ | Vce(sat) | 1 | i | | 1 | | | 1 | ∞. | 1.75 | volts | | Base to Emitter Voltage $I_{\rm C}=5{ m A}, I_{ m B}=500~{ m ma}$ | $V_{EB}$ | ľ | 1 | 1 | | | | | 1.0 | 2.00 | volts | #### TYPICAL SWITCHING CHARACTERISTICS at 25°C mounting base temperature in circuit illustrated below | | | | | and the second second | | |----------------------------------------------------------------------------------|------------------|--------|--------|-----------------------|------| | Characteristic | Symbol | 2N350A | 2N351A | 2N376A | Unit | | Load Resistance | $R_{\mathrm{L}}$ | 2.2 | 2.2 | 2.2 | ohms | | "On" Collector Current (V <sub>CC</sub> supply adjusted to give desired current) | $I_{\mathbf{c}}$ | 3 | 4 | 5 | amp | | "On" Base Current | I <sub>B</sub> | 0.3 | 0.4 | 0.5 | amp | | Rise Time | tr | 5.0 | 4.5 | 4.0 | μsec | | Fall Time | tr | 37 | 40 | 42 | μsec | # Motorola Industrial Low-Silhouette TO-36 Power Transistor 2N174, 2N1100, 2N1358 (Case TO-36, Derating Curve 4.) Motorola types 2N174, 2N1100, and 2N1358 are germanium PNP power transistors designed for applications requiring high power dissipation up to 150 watts. They are furnished in the new "low-silhouette" TO-36 package. #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | 2N174 | 2N1100 | 2N1358 | Unit | |---------------------------------|-----------------------------|-------|--------|--------|------| | Collector Diode<br>Voltage | $\mathrm{BV}_{\mathrm{CB}}$ | 80 | 100 | 80 | Vdc | | Emitter-to-Base<br>Voltage | $BV_{EBO}$ | 60 | 80 | 60 | Vdc | | Emitter Current<br>(Continuous) | · IE | 15 | 15 | 15 | amp | | Base Current<br>(Continuous) | $I_{B}$ | 4 | 4 | 4 | amp | | Maximum Junction<br>Temperature | T <sub>j max</sub> | +100 | +100 | +100 | °C | | Minimum Junction<br>Temperature | T <sub>j min</sub> | -65 | 65 | 65 | °C | #### THERMAL CHARACTERISTICS | Symbol | Typical | Maximum | Units | |------------------|---------|---------|-------| | $\theta_{ m JC}$ | 0.4 | 0.5 | °C/W | | | | O. A. | 0.4 | # ELECTRICAL CHARACTERISTICS, GENERAL | Characteristic | | Symbol | Min | Typical | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------|---------------------------|------------------------------|--------------------------|----------------------------------------| | Collector-to-Base Cutoff Current $({ m V}_{\scriptscriptstyle m CBO}=-2\ { m volts})$ | 2N174<br>2N1100<br>2N1358 | $I_{\mathrm{CBO}}$ | _ | 100<br>100<br>100 | <br><br>200 | μ <b>Α</b><br>μ <b>Α</b><br>μ <b>Α</b> | | | 2N174<br>2N1100<br>2N1358 | І <sub>св</sub> | _ | 2<br>2<br>2 | 8<br>8<br>8 | mA<br>mA<br>mA | | Emitter-to-Base Cutoff Current ( $V_{\rm EBO} = -60~{ m volts}$ ) $-80 \\ -60$ | 2N174<br>2N1100<br>2N1358 | $I_{ m EBO}$ | _ | 1<br>1<br>1 | 8<br>8<br>8 | mA<br>mA<br>mA | | | 2N174<br>2N1100<br>2N1358 | $I_{\mathrm{CBO}}$ | _ | <br><br>4 | 15<br>15<br>6 | mA<br>mA<br>mA | | Emitter-to-Base Cutoff Current $(V_{EBO} = -30 \text{ volts}, 71^{\circ}\text{C})$ | 2N1358 | $I_{EBO}$ | | 4 | 6 | mA | | $ \begin{array}{c} \text{Floating Potential} \\ (I_{\rm E}=0,V_{\scriptscriptstyle CBO}=-80 \text{ volts}) \\ -100 \\ -80 \end{array} $ | 2N174<br>2N1100<br>2N1358 | $V_{\scriptscriptstyle m BE}$ | _ | <u> </u> | 1.0<br>1.0<br>1.0 | volt<br>volt<br>volt | | Current Gain $(V_{CE} = -2 \text{ volts}, I_C = 1.2 \text{ amp})$ $(V_{CE} = -2 \text{ volts}, I_C = 5 \text{ amp})$ $-2 \text{ volts}, (I_C = 12 \text{ amp})$ | 2N1358<br>2N174<br>2N1100<br>2N1358<br>2N174<br>2N1100 | $h_{ ext{FE}}$ | 40<br>25<br>25<br>25<br>— | 55<br><br>35<br>20<br>20 | 80<br>50<br>50<br>— | | | | 2N1358<br>2N174<br>2N1100<br>2N1358 | $V_{\rm EB}$ | _ | 0.35<br>0.65<br>0.65<br>0.65 | 0.5<br>0.9<br>0.9<br>0.9 | Vdc<br>Vdc<br>Vdc<br>Vdc | | $\begin{array}{c} \text{Saturation Voltage} \\ (I_{\text{B}} = 2 \text{ amp}, I_{\text{C}} = 12 \text{ amp}) \end{array}$ | 2N174<br>2N1100<br>2N1358 | V <sub>CE</sub> (sat) | _ | 0.3<br>0.3<br>0.3 | 0.9<br>0.7<br>0.7 | Vdc<br>Vdc<br>Vdc | | Collector-to-Emitter Voltage * $(I_{\rm C}=300~{ m mA}, V_{{\scriptscriptstyle EB}}=0)$ * | 2N174<br>2N1100<br>2N1358 | BV <sub>CES</sub> | —70<br>—80<br>—70 | _ | _ | Vdc<br>Vdc<br>Vdc | | | 2N174<br>2N1100<br>2N1358 | BV <sub>CEO</sub> | —55<br>—65<br>—40 | | | Vdc<br>Vdc<br>Vdc | | Common-Emitter Current Amplification Cutoff Frequency $(I_c=5~{ m amp}, V_{ m CB}=6~{ m volts})$ | 2N174<br>2N1100 | fa <sub>e</sub> | | 10 | | kc | | Common-Base Current Amplification Cutoff Frequency $(I_{ m C}=1~{ m amp, V_{ m CB}}=-12~{ m volts})$ | 2N1358 | fαυ | 100 | _ | | kc | ### **ELECTRICAL CHARACTERISTICS, GENERAL** (continued) | Characteristic | | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------|-----------|----------------|-----|-----|-----|------| | Rise Time ("on" $I_C = 12$ Adc,<br>$I_B = 2$ Adc, $V_{CE} = -12$ volts) | All Types | t <sub>r</sub> | _ | 15 | - | μsec | | Fall Time ("off" $I_{c}=0,$ $V_{\scriptscriptstyle EB}=-6$ volts, $R_{\scriptscriptstyle EB}=10$ ohms) | All Types | t <sub>f</sub> | | 15 | | μsec | <sup>\*</sup> In order to avoid excessive heating of the collector junction, perform test by the sweep method. (not BV<sub>GEO</sub> on 2N1358) ### 2N277, 2N278, 2N173, 2N1099 (Case 5, Derating Curve 4) Motorola types 2N277, 2N278, 2N173, and 2N1099 are germanium PNP power transistors designed for applications requiring high power dissipation up to 150 watts. They are furnished in the new "low-silhouette" TO-36 package. #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | 2N277 | 2N278 | 2N173 | 2N1099 | Unit | |---------------------------------|------------------------------|-------|-------|-------|--------|------| | Collector-to-Base<br>Voltage | $\mathrm{BV}_{\mathrm{CB}}$ | 40 | 50 | 60 | 80 | Vdc | | Emitter-to-Base<br>Voltage | $\mathrm{BV}_{\mathrm{EBO}}$ | 20 | 30 | 40 | 40 | Vdc | | Emitter Current<br>(Continuous) | $I_{\mathrm{E}}$ | 15 | 15 | 15 | 15 | amp | | Base Current<br>(Continuous) | $I_{\mathrm{B}}$ | 4 | 4 | 4 | 4 | amp | | Maximum Junction<br>Temperature | T <sub>J max</sub> | +100 | +100 | +100 | +100 | °C | | Minimum Junction<br>Temperature | T <sub>J min</sub> | -65 | 65 | -65 | -65 | °C | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Typical | Maximum | Units | |------------------------------------------|--------------------|---------|---------|-------| | Thermal Resistance<br>(Junction to case) | $ heta_{ ext{JC}}$ | 0.4 | 0.5 | °C/W | **ELECTRICAL CHARACTERISTICS, GENERAL** (at 25°C Mounting Base Temperature) | Characteristic | | Symbol | Min | Typical | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--------------------------|------------------------------|-------------------|------------------------------| | $ \begin{array}{c} \hbox{\tt Collector-to-Base Cutoff Current} \\ \hbox{\tt (V_{\tiny CBO}=-2volts)} \end{array} $ | All Types | $I_{CBO}$ | | 100 | | μΑ | | | 2N277<br>2N278<br>2N173<br>2N1099 | ${ m I}_{ m CB}$ | = | 2<br><br> | 8<br>—<br>— | mA<br>mA<br>mA<br>mA | | | 2N277<br>2N278<br>2N173<br>2N1099 | І <sub>ЕВО</sub> | | 1<br>_<br>_ | <u>8</u><br> | mA<br>mA<br>mA<br>mA | | | 2N277<br>2N278<br>2N173<br>2N1099 | Ісво | _ | | 15<br>—<br>— | mA<br>mA<br>mA<br>mA | | $\begin{array}{c} \text{Floating Potential} \\ (I_{\scriptscriptstyle\rm E}=0, V_{\scriptscriptstyle\rm CBO}=-40 \text{ volts}) \\ -50 \\ -60 \\ -80 \end{array}$ | 2N277<br>2N278<br>2N173<br>2N1099 | $V_{ m BE}$ | _ | 0.15<br>—<br>—<br>— | 1.0<br>—<br>— | volt<br>volt<br>volt<br>volt | | Current Gain | All Types | $\mathbf{h_{FE}}$ | 35 | 25 | 70<br>— | _ | | Emitter-to-Base Voltage ( $V_{CB}=-2$ volts, $I_C=5$ amp) | 2N277<br>2N278<br>2N173<br>2N1099 | $ m V_{EB}$ | = | 0.65<br>0.65<br>0.65<br>0.65 | —<br>—<br>0.9 | Vdc<br>Vdc<br>Vdc<br>Vdc | | Saturation Voltage ( $I_B=2$ amp, $I_C=12$ amp) | 2N277<br>2N278<br>2N173<br>2N1099 | V <sub>CE</sub> (sat) | _ | 0.3<br>0.3<br>0.3<br>0.3 | 1.0<br>1.0<br>0.7 | Vdc<br>Vdc<br>Vdc<br>Vdc | | Collector-to-Emitter Voltage * ( $I_{\rm C}=300~{\rm mA}, V_{\rm EB}=0$ ) | 2N277<br>2N278<br>2N173<br>2N1099 | BV <sub>CES</sub> | —40<br>—45<br>—50<br>—70 | <u> </u> | | Vdc<br>Vdc<br>Vdc<br>Vdc | | Collector-to-Emitter Voltage * $(I_{\text{C}}=1 \text{ amp, } I_{\text{B}}=0)$ | 2N277<br>2N278<br>2N173<br>2N1099 | BV <sub>CEO</sub> | —25<br>—30<br>—45<br>—55 | | | Vdc<br>Vdc<br>Vdc<br>Vdc | | Common-Emitter Current Amplification Cutoff Frequency $(I_{\rm C}=5~{\rm amp, V_{CB}}=-6~{\rm volts})$ | All Types | fa <sub>b</sub> | | 10 | | kc | | Rise Time ("on" $I_C = 12$ Adc,<br>$I_B = 2$ Adc, $V_{CE} = -12$ volts) | All Types | t <sub>r</sub> | | 15 | _ | μsec | | Fall Time ("off" $I_C = 0$ , $V_{EB} = -6$ volts, $R_{EB} = 10$ ohms) | All Types | t <sub>f</sub> | _ | 15 | _ | μsec | <sup>\*</sup> To avoid excessive heating of the collector junction, perform these tests with the sweep method. # 2N441 THRU 2N443 (Case TO-36, Derating Curve 4) Motorola types 2N441 thru 2N443 are germanium PNP power transistors designed for applications requiring high power dissipation up to 150 watts. They are furnished in the new "low-silhouette" TO-36 package. #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | 2N441 | 2N442 | 2N443 | Unit | |---------------------------------|-----------------------------|-------|-------|----------------|------| | Collector-to-Base<br>Voltage | $\mathrm{BV}_{\mathrm{CB}}$ | 40 | 50 | 60 | Vdc | | Emitter-to-Base<br>Voltage | $BV_{EBO}$ | 20 | 30 | 40 | Vdc | | Emitter Current<br>(Continuous) | $I_{\rm E}$ | 15 | 15 | 15 | amp | | Base Current<br>(Continuous) | $I_{B}$ | 4 | 4 | 4 | amp | | Maximum Junction<br>Temperature | T <sub>J max</sub> | +100 | +100 | +100 | °C | | Minimum Junction<br>Temperature | $T_{ m Jmin}$ | 65 | 65 | <del></del> 65 | °C | ### THERMAL CHARACTERISTICS | Characteristic | Symbol | Typical | Maximum | Units | |------------------------------------------|-----------------|---------|---------|-------| | Thermal Resistance<br>(Junction to case) | $ heta_{ m JC}$ | 0.4 | 0.5 | °C/W | ### **ELECTRICAL CHARACTERISTICS, GENERAL** | Characteristic | | Symbol | Min | Typical | Max | Unit | |------------------------------------------------------------------------------------------------------|-------------------------|-----------------|-----|-------------|----------------|----------------| | Collector-to-Base Cutoff Current $(V_{ ext{CBO}} = -2 ext{ volts})$ | All Types | Ісво | _ | 100 | | μΑ | | Collector-to-Base Cutoff Current $(V_{EB}=-1.5 \text{ volts}, V_{CB}=-40 \text{ volts})$ $-50$ $-60$ | 2N441<br>2N442<br>2N443 | I <sub>CB</sub> | _ | 2<br>2<br>2 | 8<br>8<br>8 | mA<br>mA<br>mA | | Collector-to-Base Cutoff Current (71°C, V <sub>CBO</sub> = -40 volts) -50 -60 | 2N441<br>2N442<br>2N443 | Ісво | | | 15<br>15<br>15 | mA<br>mA<br>mA | # ELECTRICAL CHARACTERISTICS, GENERAL (continued) | Characteristic | | Symbol | Min | Typical | Max | Unit | |----------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------|----------------|----------------------|-------------------|----------------------| | Emitter-to-Base Cutoff Current $(V_{{\scriptscriptstyle BBO}}=-20~{ m volts}) \ -30 \ -40$ | 2N441<br>2N442<br>2N443 | Іево | _ | 1<br>1<br>1 | 8<br>8<br>8 | mA<br>mA<br>mA | | Collector-to-Emitter Voltage $^*$ (V $_{ m EB}=0, I_{ m C}=300~{ m mA})$ | 2N441<br>2N442<br>2N443 | BV <sub>CES</sub> | 40<br>45<br>50 | _ | _ | Vdc<br>Vdc<br>Vdc | | Collector-to-Emitter Voltage * $(I_{\rm C}=1~{\rm amp},I_{\rm B}=0)$ | 2N441<br>2N442<br>2N443 | BV <sub>CEO</sub> | 25<br>30<br>45 | | - | Vdc<br>Vdc<br>Vdc | | Floating Potential ( $I_E=0, V_{CB}=-40 \text{ volts}$ ) $-50$ $-60$ | 2N441<br>2N442<br>2N443 | $V_{\scriptscriptstyle \mathrm{BE}}$ | _ | = | 1.0<br>1.0<br>1.0 | volt<br>volt<br>volt | | Current Gain $(I_C = 5 \text{ amp, } V_{CE} = -2 \text{ volts})$ $I_C = 12 \text{ amp,} V_{CE} = -2$ | All Types<br>All Types | $h_{\mathrm{FE}}$ | 20 | <u></u><br>20 | 40<br>— | _ | | Emitter-to-Base Voltage $(I_{\rm C}=5~{ m amp},V_{{ m CB}}=-2~{ m volts})$ | 2N441<br>2N442<br>2N443 | $V_{\rm\scriptscriptstyle EB}$ | _ | 0.65<br>0.65<br>0.65 | —<br>0.9 | Vdc<br>Vdc<br>Vdc | | Saturation Voltage $(I_{\rm C}=12~{ m amp},I_{ m B}=2~{ m amp})$ | 2N441<br>2N442<br>2N443 | V <sub>CE</sub> (sat) | | 0.3<br>0.3<br>0.3 | <br>1.0 | Vdc<br>Vdc<br>Vdc | | Common-Emitter Current Amplification Cutoff Frequency $(I_{\rm C}=5~{ m amp, V_{\rm GE}}=-6~{ m volts})$ | All Types | $f_{a\mathrm{e}}$ | | 10 | | kc | | Rise Time (on $I_C = 12$ Adc,<br>$I_B = 2$ Adc, $V_{CE} = -12$ volts) | All Types | $t_r$ | _ | 15 | | $\mu$ sec | | Fall Time (off $I_C = 0$ , $V_{EB} = -6$ volts, $R_{EB} = 10$ ohms) | All Types | t <sub>f</sub> | _ | 15 | | μsec | <sup>\*</sup>To avoid excessive heating of the collector junction, perform test with the sweep method. #### Case No. TO-36 .140 MAX DIA INSULATED LOCATOR PIN .312 MAX #10-32 NF 2A THREAD 1.220 ←. 36 MAX MAX DIA .345 NOM. RAD. (MEASURED AT SEATING PLANE) X X X. × XX. . 072 TYPE Nº MIN .500 375 EMITTER .140 MAX DATE CODE .210 BASE .180 610 Case No. 1 Case No. 2 Case No. 3 Case No. 4 # Derating Curve No. 1 # Derating Curve No. 2 Derating Curve No. 3 Derating Curve No. 4 ### POWER TRANSISTOR CROSS REFERENCE LIST This cross reference list is intended to serve as a guide in selecting Motorola Power Transistors to replace other types having similar electrical characteristics. Direct interchangeability will depend on physical dimensions, use of lugs or pins, and variation in pin diameter and/or length which may be within EIA TO-3 dimensions but are not standard among manufacturers. Circuit applications with attendant switching speeds, saturation voltage, gain, and other factors must be taken into consideration. Motorola's Applications Engineering Department is always ready to assist in making a proper choice. For further assistance please contact the Motorola Sales office nearest you. | | Motorola Nearest<br>Electrical | FIA Tura Na | Motorola Nearest<br>Electrical | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | EIA Type No. | Equivalent | EIA TYPE NO. | Equivalent | | EIA Type No. 2N155 2N156 2N157 2N157A 2N158 2N158A 2N173 2N174A 2N174A 2N176 2N178 2N234A 2N235 2N235A 2N235B 2N235B 2N236 2N236B 2N236B 2N236B 2N242 2N250 2N251 2N255 2N256 2N257 2N268 2N278 2N278 2N278 2N278 2N285 2N296 2N297 2N297 2N297 | | EIA Type No. 2N378 2N379 2N380 2N386 2N387 2N392 2N399 2N400 2N401 2N418 2N420 2N420A 2N441 2N442 2N446A 2N456A 2N456A 2N457A 2N458A 2N458A 2N4581 2N511A 2N511A 2N511B 2N512 2N512B 2N513 2N513B 2N513B 2N513B 2N513B 2N514A 2N514B 2N538A 2N538A | Electrical | | 2N296<br>2N297<br>2N297A<br>2N301<br>2N301A<br>2N307<br>2N307A | 2N1531<br>2N297<br>2N297A<br>2N176<br>2N1531<br>2N350A<br>2N350A | 2N514B<br>2N538<br>2N538A<br>2N539<br>2N539A<br>2N540<br>2N540A | 2N1531<br>2N1531<br>2N1535<br>2N1536<br>2N1551<br>2N1551 | | 2N307A<br>2N325<br>2N350<br>2N350A<br>2N351<br>2N351A<br>2N352<br>2N353<br>2N375<br>2N376<br>2N376 | 2N350A<br>2N176<br>2N350A<br>2N350A<br>2N351<br>2N351A<br>2N351A<br>2N376<br>2N376<br>2N376<br>2N376<br>2N376 | 2N540A<br>2N554<br>2N555<br>2N561<br>2N574<br>2N5774<br>2N575<br>2N575A<br>2N589<br>2N618<br>2N627 | 2N1551<br>2N554<br>2N555<br>2N1551<br>2N1500<br>2N1500<br>2N1554<br>2N1555<br>2N1532<br>2N618 | | | Motorola Nearest<br>Electrical | | Motorola Nearest<br>Electrical | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EIA Type No. | Equivalent | EIA Type No. | Equivalent | | EIA Type No. 2N628 2N629 2N630 2N637 2N6378 2N637B 2N637B 2N6388 2N638B 2N6399 2N6399A 2N639B 2N6639B 2N6677 2N677A 2N677B 2N677B 2N677B 2N677B 2N677B 2N678A 2N678B 2N678C 2N1011 2N1021 2N1029 2N10292 2N10292 2N10292 2N1030A 2N1030B 2N1030B 2N1030B 2N1030B 2N1030B 2N1030B 2N1031B | Electrical | 2N1162A<br>2N1163<br>2N1163A<br>2N11644<br>2N11655<br>2N1165A<br>2N11666<br>2N1166A<br>2N1167<br>2N1167<br>2N1168<br>2N1202<br>2N1203<br>2N1203<br>2N1261<br>2N1262<br>2N1263<br>2N1293<br>2N1293<br>2N1293<br>2N1295<br>2N1293<br>2N1295<br>2N1295<br>2N1597<br>2N1358<br>2N1359<br>2N1360<br>2N1362<br>2N1362<br>2N1363<br>2N1531<br>2N1531<br>2N1531<br>2N1531<br>2N1531<br>2N1531<br>2N1531<br>2N1531<br>2N1531<br>2N1531<br>2N1531<br>2N1531<br>2N1533<br>2N1533<br>2N1534<br>2N1535<br>2N1535<br>2N1535<br>2N1535<br>2N1536<br>2N1536<br>2N1537<br>2N1537<br>2N1537<br>2N1537<br>2N1538<br>2N1538<br>2N1537<br>2N1537<br>2N1538<br>2N1538<br>2N1537<br>2N1537<br>2N1537<br>2N1538<br>2N1538<br>2N1539<br>2N1539<br>2N1539<br>2N1539<br>2N1539<br>2N1539<br>2N1539<br>2N1539<br>2N1539<br>2N1539<br>2N1539<br>2N1539<br>2N1539<br>2N1539 | Electrical Equivalent 2N1162A* 2N1163 2N1163A* 2N1164 2N1165 2N1165A* 2N1166 2N1166A* 2N11667 2N1167 2N11635 2N618 2N1531 2N1531 2N1531 2N1531 2N1532 2N1531 2N1532 2N1532 2N1532 2N1533 2N1364 2N1365 2N1412 2N1164 2N1529 2N15364 2N1529 2N1531 2N15334 2N15334 2N15354 2N15337 2N15356 2N1537 2N1538 2N1539 2N1539 | | 2N1146A<br>2N1146B<br>2N1146C<br>2N1147<br>2N1147A<br>2N1147B | 2N1558<br>2N1559<br>2N1560<br>2N1567<br>2N1558<br>2N1558<br>2N1559 | 2N1540A<br>2N1541<br>2N1541A<br>2N1542<br>2N1542A<br>2N1543<br>2N1544 | 2N1540A*<br>2N1541<br>2N1541A*<br>2N1542<br>2N1542A*<br>2N1543<br>2N1544 | | 2N1147C<br>2N1157<br>2N1157A<br>2N1159<br>2N1160<br>2N1162 | 2N1560<br>2N1163<br>2N1165<br>2N1536<br>2N1537<br>2N1537 | 2N1544A<br>2N1545<br>2N1545A<br>2N1546<br>2N1546A<br>2N1547 | 2N1544A*<br>2N1544A*<br>2N1545<br>2N1545A*<br>2N1546<br>2N1546A*<br>2N1547 | <sup>\*</sup>These are Motorola Meg-A-Life transistors. (over) | EIA Type No. | Motorola Nearest<br>Electrical<br>Equivalent | EIA Type No. | Motorola Nearest<br>Electrical<br>Equivalent | |--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | 2N1547A<br>2N1548<br>2N1549A<br>2N1550<br>2N1550A<br>2N1551A<br>2N1551A<br>2N1552<br>2N1552A<br>2N1553A<br>2N1553A | 2N1547A* 2N1548 2N1549** 2N1550 2N1550 2N1551 2N1551 2N1551A* 2N1552 2N1553 2N1553A* 2N1553A* | 2N1554A<br>2N1555<br>2N1555A<br>2N15566<br>2N1556A<br>2N1557<br>2N1557A<br>2N1558A<br>2N1558A<br>2N15590<br>2N15590<br>2N15600 | 2N1554A*<br>2N1555<br>2N1555A*<br>2N1556A*<br>2N1557A*<br>2N1557A*<br>2N1558A*<br>2N1558A*<br>2N1559A*<br>2N15600 | <sup>\*</sup> These are Motorola Meg-A-Life transistors. <sup>\*\*</sup> If lugs are desired on series 2N1549 thru 2N1560 the Motorola designation is MP1549, etc. # **INDEX** | Abbreviations and Symbols 168 Amplifier Applications 83 Amplifier Design Procedures 80 Amplifier, Push-Pull (Class A, AB, and B) 64, 71 Amplifier, Single-Ended .64 Amplifier, 2-Watt High Fidelity .88 Amplifier, 10-Watt High Fidelity .94 Amplifier, 10-25 Watt .85 Avalanche Voltage .33 | Inverter, Resistor-Coupled | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Barrier Potential 5 Battery Charger 153 Bias Considerations 45 Bias Design Equation, General 52 Bias Design Equations, Resistive 51 Bias Design Equations, Thermistor 54 Breakdown Voltage 14 Breakdown Voltage Testing 159 Bridge Connection, Transistor 147 | Mechanical Characteristics Mounting Kits Multiplication Effect 33 NP Junction Nonsaturated Operation of Transistors Operating Point, Transistor Outline Dimensions, Transistors 4 Parallel Operation, Transistor 14 | | Capacitance Multiplier 154 Characteristic Curves 12 Charge Distribution 5 Circuit Variations 82 Circuits, Miscellaneous 82 Class of Operation 45 Coefficient of Power 27 Common-Base Connection 67 Common-Collector Connection 68 Common-Emitter Connection 66 Compound Transistor Connection 146 Controlled Rectifier 153 Converter, DC-to-DC 112 Converter, Low-Power 123 Converter, Two-Stage 121 Converter, Two-Stage 121 Converter Gain Testing 161 | Peak Inverse Voltage | | Cutoff Current 13 Cutoff Current Testing 159 Data Sheets, Typical Information on 166 DC-to-AC Inverters 112 DC-to-DC Converters 112 Delay Time 103 Diode Stabilization 59 Distortion (Class A) 68 Distortion, Push-Pull 76 | Ratings, Maximum 20 Regulator, Feedback 15 Regulator, Series Transistor 15 Regulator, Shunt Transistor 15 Regulator, Zener Shunt 15 Reliability Areas (V <sub>C</sub> -I <sub>C</sub> ) 3 Resistor Coupled Inverter 114 Rise Time 10 Saturated Operation, Transistor 10 Schtrafter Vertexes 10 | | Surveycle | Saturated Operation, Fransistor 10/ Saturation Voltage 14/ Saturation Voltage 16/ Second Breakdown Voltage 33/ Selection Charts 16/ Semiconductor Electronics 2 Series Operation, Diode Drive 14/ Series Operation, Resistive Drive 14/ Series Operation, Transformer Drive 14/ Single Transformer Inverter 15/ | | Fall Time 103 Filter, Electronic 154 Flasher 129 Forward Bias 5 Forced Gain 106 Frequency Cutoff 12 Frequency Cutoff Testing 161,162 | Specifications 173 Speed-Up Capacitor 105 Stability, Current and Voltage 50 | | Harmonic Distortion Testing 160 Heat Sink 23 Horizontal TV Deflection System 130 Hybrid Parameters 10 | Stabilization, Diode | | Ignition Systems, Capacitor Storage 139 Ignition Systems, Conventional 136 Ignition Systems, High Voltage Oscillator 139 Ignition Systems, Switching 137 Ignition Systems, Fransistor 135 Input Resistance, Push-Pull 76 Input Resistance Testing 161 Instability, Voltage-Current 38 Inverters, DC-to-AC 112 Inverter, DC-to-AC, Variable Frequency 127 Inverter, Multivibrator 114 | Temperature, Maximum 20 Testing, Collector Breakdown 159 Testing, DC Current Gain 161 Testing, Harmonic Distortion 160 Testing, Harmonic Distortion 159 Testing, Power Gain 160 Testing, Saturation Voltage 162 Testing, Small Signal Current Gain 161 Testing, Small Signal Frequency Cutoff 161 Testing, Thermal Resistance 163 Testing, Transconductance 161 Thermal Characteristics 10 | # **INDEX** | Thermal Resistance Testing | Transistor, Rectifier Characteristics of | |----------------------------|------------------------------------------| | Time-Base Generator | Two Transistor Inverter | MOTOROLA Semiconductor Products Inc. A SUBSIDIARY OF MOTOROLA INC